Low Power and High Reliable Triple Modular Redundancy Latch for Single and Multi-node Upset Mitigation
CMOS based circuits are more susceptible to the radiation environment as the critical charge (Qcrit) decreases with technology scaling. A single ionizing radiation particle is more likely to upset the sensitive nodes of the circuit and causes Single Event Upset (SEU). Subsequently, hardening latches...
Gespeichert in:
Veröffentlicht in: | International journal of advanced computer science & applications 2019, Vol.10 (7) |
---|---|
Hauptverfasser: | , |
Format: | Artikel |
Sprache: | eng |
Schlagworte: | |
Online-Zugang: | Volltext |
Tags: |
Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
|
container_end_page | |
---|---|
container_issue | 7 |
container_start_page | |
container_title | International journal of advanced computer science & applications |
container_volume | 10 |
creator | Kumar, S Satheesh Kumaravel, S |
description | CMOS based circuits are more susceptible to the radiation environment as the critical charge (Qcrit) decreases with technology scaling. A single ionizing radiation particle is more likely to upset the sensitive nodes of the circuit and causes Single Event Upset (SEU). Subsequently, hardening latches to transient faults at control inputs due to either single or multi-nodes is progressively important. This paper proposes a Fully Robust Triple Modular Redundancy (FRTMR) latch. In FRTMR latch, a novel majority voter circuit is proposed with a minimum number of sensitive nodes. It is highly immune to single and multi-node upsets. The proposed latch is implemented using CMOS 45 nm process and is simulated in cadence spectre environment. Results demonstrate that the proposed latch achieves 17.83 % low power and 13.88 % low area compared to existing Triple Modular Redundant (TMR) latch. The current induced due to transient fault occurrence at various sensitive nodes are exhibited with a double exponential current source for circuit simulation with a minimum threshold current value of 40 µA. |
doi_str_mv | 10.14569/IJACSA.2019.0100760 |
format | Article |
fullrecord | <record><control><sourceid>proquest_cross</sourceid><recordid>TN_cdi_proquest_journals_2655164685</recordid><sourceformat>XML</sourceformat><sourcesystem>PC</sourcesystem><sourcerecordid>2655164685</sourcerecordid><originalsourceid>FETCH-LOGICAL-c274t-1d5444b63f866f377511061fc81b236a64448e63c5164b15d98855de1090c3db3</originalsourceid><addsrcrecordid>eNotkMtqwzAQRUVpoSHNH3Qh6NqpxrJkeRlCHykOLU0C3QnZkhMFV3Jlm5C_r_OYzR1m7p2Bg9AjkCkkjGfPi4_ZfDWbxgSyKQFCUk5u0CgGxiPGUnJ77kUEJP25R5O23ZOhaBZzQUeoyv0Bf_mDCVg5jd_tdoe_TW1VURu8DrYZZOl1X6swzHXvtHLlEeeqK3e48gGvrNsOnlN42dedjZzXBm-a1nR4aTu7VZ317gHdVapuzeSqY7R5fVnP36P8820xn-VRGadJF4FmSZIUnFaC84qmKQMgHKpSQBFTrviwFYbTkgFPCmA6E4IxbYBkpKS6oGP0dLnbBP_Xm7aTe98HN7yUMWenFBdscCUXVxl82wZTySbYXxWOEog8Q5UXqPIEVV6h0n_5RGix</addsrcrecordid><sourcetype>Aggregation Database</sourcetype><iscdi>true</iscdi><recordtype>article</recordtype><pqid>2655164685</pqid></control><display><type>article</type><title>Low Power and High Reliable Triple Modular Redundancy Latch for Single and Multi-node Upset Mitigation</title><source>EZB-FREE-00999 freely available EZB journals</source><creator>Kumar, S Satheesh ; Kumaravel, S</creator><creatorcontrib>Kumar, S Satheesh ; Kumaravel, S</creatorcontrib><description>CMOS based circuits are more susceptible to the radiation environment as the critical charge (Qcrit) decreases with technology scaling. A single ionizing radiation particle is more likely to upset the sensitive nodes of the circuit and causes Single Event Upset (SEU). Subsequently, hardening latches to transient faults at control inputs due to either single or multi-nodes is progressively important. This paper proposes a Fully Robust Triple Modular Redundancy (FRTMR) latch. In FRTMR latch, a novel majority voter circuit is proposed with a minimum number of sensitive nodes. It is highly immune to single and multi-node upsets. The proposed latch is implemented using CMOS 45 nm process and is simulated in cadence spectre environment. Results demonstrate that the proposed latch achieves 17.83 % low power and 13.88 % low area compared to existing Triple Modular Redundant (TMR) latch. The current induced due to transient fault occurrence at various sensitive nodes are exhibited with a double exponential current source for circuit simulation with a minimum threshold current value of 40 µA.</description><identifier>ISSN: 2158-107X</identifier><identifier>EISSN: 2156-5570</identifier><identifier>DOI: 10.14569/IJACSA.2019.0100760</identifier><language>eng</language><publisher>West Yorkshire: Science and Information (SAI) Organization Limited</publisher><subject>Circuits ; CMOS ; Current sources ; Ionizing radiation ; Latches ; Majority voters ; Nodes ; Radiation ; Redundancy ; Single event upsets ; Threshold currents</subject><ispartof>International journal of advanced computer science & applications, 2019, Vol.10 (7)</ispartof><rights>2019. This work is licensed under https://creativecommons.org/licenses/by/4.0/ (the “License”). Notwithstanding the ProQuest Terms and Conditions, you may use this content in accordance with the terms of the License.</rights><oa>free_for_read</oa><woscitedreferencessubscribed>false</woscitedreferencessubscribed></display><links><openurl>$$Topenurl_article</openurl><openurlfulltext>$$Topenurlfull_article</openurlfulltext><thumbnail>$$Tsyndetics_thumb_exl</thumbnail><link.rule.ids>314,776,780,4009,27902,27903,27904</link.rule.ids></links><search><creatorcontrib>Kumar, S Satheesh</creatorcontrib><creatorcontrib>Kumaravel, S</creatorcontrib><title>Low Power and High Reliable Triple Modular Redundancy Latch for Single and Multi-node Upset Mitigation</title><title>International journal of advanced computer science & applications</title><description>CMOS based circuits are more susceptible to the radiation environment as the critical charge (Qcrit) decreases with technology scaling. A single ionizing radiation particle is more likely to upset the sensitive nodes of the circuit and causes Single Event Upset (SEU). Subsequently, hardening latches to transient faults at control inputs due to either single or multi-nodes is progressively important. This paper proposes a Fully Robust Triple Modular Redundancy (FRTMR) latch. In FRTMR latch, a novel majority voter circuit is proposed with a minimum number of sensitive nodes. It is highly immune to single and multi-node upsets. The proposed latch is implemented using CMOS 45 nm process and is simulated in cadence spectre environment. Results demonstrate that the proposed latch achieves 17.83 % low power and 13.88 % low area compared to existing Triple Modular Redundant (TMR) latch. The current induced due to transient fault occurrence at various sensitive nodes are exhibited with a double exponential current source for circuit simulation with a minimum threshold current value of 40 µA.</description><subject>Circuits</subject><subject>CMOS</subject><subject>Current sources</subject><subject>Ionizing radiation</subject><subject>Latches</subject><subject>Majority voters</subject><subject>Nodes</subject><subject>Radiation</subject><subject>Redundancy</subject><subject>Single event upsets</subject><subject>Threshold currents</subject><issn>2158-107X</issn><issn>2156-5570</issn><fulltext>true</fulltext><rsrctype>article</rsrctype><creationdate>2019</creationdate><recordtype>article</recordtype><sourceid>8G5</sourceid><sourceid>ABUWG</sourceid><sourceid>AFKRA</sourceid><sourceid>AZQEC</sourceid><sourceid>BENPR</sourceid><sourceid>CCPQU</sourceid><sourceid>DWQXO</sourceid><sourceid>GNUQQ</sourceid><sourceid>GUQSH</sourceid><sourceid>M2O</sourceid><recordid>eNotkMtqwzAQRUVpoSHNH3Qh6NqpxrJkeRlCHykOLU0C3QnZkhMFV3Jlm5C_r_OYzR1m7p2Bg9AjkCkkjGfPi4_ZfDWbxgSyKQFCUk5u0CgGxiPGUnJ77kUEJP25R5O23ZOhaBZzQUeoyv0Bf_mDCVg5jd_tdoe_TW1VURu8DrYZZOl1X6swzHXvtHLlEeeqK3e48gGvrNsOnlN42dedjZzXBm-a1nR4aTu7VZ317gHdVapuzeSqY7R5fVnP36P8820xn-VRGadJF4FmSZIUnFaC84qmKQMgHKpSQBFTrviwFYbTkgFPCmA6E4IxbYBkpKS6oGP0dLnbBP_Xm7aTe98HN7yUMWenFBdscCUXVxl82wZTySbYXxWOEog8Q5UXqPIEVV6h0n_5RGix</recordid><startdate>2019</startdate><enddate>2019</enddate><creator>Kumar, S Satheesh</creator><creator>Kumaravel, S</creator><general>Science and Information (SAI) Organization Limited</general><scope>AAYXX</scope><scope>CITATION</scope><scope>3V.</scope><scope>7XB</scope><scope>8FE</scope><scope>8FG</scope><scope>8FK</scope><scope>8G5</scope><scope>ABUWG</scope><scope>AFKRA</scope><scope>ARAPS</scope><scope>AZQEC</scope><scope>BENPR</scope><scope>BGLVJ</scope><scope>CCPQU</scope><scope>DWQXO</scope><scope>GNUQQ</scope><scope>GUQSH</scope><scope>HCIFZ</scope><scope>JQ2</scope><scope>K7-</scope><scope>M2O</scope><scope>MBDVC</scope><scope>P5Z</scope><scope>P62</scope><scope>PIMPY</scope><scope>PQEST</scope><scope>PQQKQ</scope><scope>PQUKI</scope><scope>PRINS</scope><scope>Q9U</scope></search><sort><creationdate>2019</creationdate><title>Low Power and High Reliable Triple Modular Redundancy Latch for Single and Multi-node Upset Mitigation</title><author>Kumar, S Satheesh ; Kumaravel, S</author></sort><facets><frbrtype>5</frbrtype><frbrgroupid>cdi_FETCH-LOGICAL-c274t-1d5444b63f866f377511061fc81b236a64448e63c5164b15d98855de1090c3db3</frbrgroupid><rsrctype>articles</rsrctype><prefilter>articles</prefilter><language>eng</language><creationdate>2019</creationdate><topic>Circuits</topic><topic>CMOS</topic><topic>Current sources</topic><topic>Ionizing radiation</topic><topic>Latches</topic><topic>Majority voters</topic><topic>Nodes</topic><topic>Radiation</topic><topic>Redundancy</topic><topic>Single event upsets</topic><topic>Threshold currents</topic><toplevel>online_resources</toplevel><creatorcontrib>Kumar, S Satheesh</creatorcontrib><creatorcontrib>Kumaravel, S</creatorcontrib><collection>CrossRef</collection><collection>ProQuest Central (Corporate)</collection><collection>ProQuest Central (purchase pre-March 2016)</collection><collection>ProQuest SciTech Collection</collection><collection>ProQuest Technology Collection</collection><collection>ProQuest Central (Alumni) (purchase pre-March 2016)</collection><collection>Research Library (Alumni Edition)</collection><collection>ProQuest Central (Alumni Edition)</collection><collection>ProQuest Central UK/Ireland</collection><collection>Advanced Technologies & Aerospace Collection</collection><collection>ProQuest Central Essentials</collection><collection>ProQuest Central</collection><collection>Technology Collection</collection><collection>ProQuest One Community College</collection><collection>ProQuest Central Korea</collection><collection>ProQuest Central Student</collection><collection>Research Library Prep</collection><collection>SciTech Premium Collection</collection><collection>ProQuest Computer Science Collection</collection><collection>Computer Science Database</collection><collection>Research Library</collection><collection>Research Library (Corporate)</collection><collection>Advanced Technologies & Aerospace Database</collection><collection>ProQuest Advanced Technologies & Aerospace Collection</collection><collection>Publicly Available Content Database</collection><collection>ProQuest One Academic Eastern Edition (DO NOT USE)</collection><collection>ProQuest One Academic</collection><collection>ProQuest One Academic UKI Edition</collection><collection>ProQuest Central China</collection><collection>ProQuest Central Basic</collection><jtitle>International journal of advanced computer science & applications</jtitle></facets><delivery><delcategory>Remote Search Resource</delcategory><fulltext>fulltext</fulltext></delivery><addata><au>Kumar, S Satheesh</au><au>Kumaravel, S</au><format>journal</format><genre>article</genre><ristype>JOUR</ristype><atitle>Low Power and High Reliable Triple Modular Redundancy Latch for Single and Multi-node Upset Mitigation</atitle><jtitle>International journal of advanced computer science & applications</jtitle><date>2019</date><risdate>2019</risdate><volume>10</volume><issue>7</issue><issn>2158-107X</issn><eissn>2156-5570</eissn><abstract>CMOS based circuits are more susceptible to the radiation environment as the critical charge (Qcrit) decreases with technology scaling. A single ionizing radiation particle is more likely to upset the sensitive nodes of the circuit and causes Single Event Upset (SEU). Subsequently, hardening latches to transient faults at control inputs due to either single or multi-nodes is progressively important. This paper proposes a Fully Robust Triple Modular Redundancy (FRTMR) latch. In FRTMR latch, a novel majority voter circuit is proposed with a minimum number of sensitive nodes. It is highly immune to single and multi-node upsets. The proposed latch is implemented using CMOS 45 nm process and is simulated in cadence spectre environment. Results demonstrate that the proposed latch achieves 17.83 % low power and 13.88 % low area compared to existing Triple Modular Redundant (TMR) latch. The current induced due to transient fault occurrence at various sensitive nodes are exhibited with a double exponential current source for circuit simulation with a minimum threshold current value of 40 µA.</abstract><cop>West Yorkshire</cop><pub>Science and Information (SAI) Organization Limited</pub><doi>10.14569/IJACSA.2019.0100760</doi><oa>free_for_read</oa></addata></record> |
fulltext | fulltext |
identifier | ISSN: 2158-107X |
ispartof | International journal of advanced computer science & applications, 2019, Vol.10 (7) |
issn | 2158-107X 2156-5570 |
language | eng |
recordid | cdi_proquest_journals_2655164685 |
source | EZB-FREE-00999 freely available EZB journals |
subjects | Circuits CMOS Current sources Ionizing radiation Latches Majority voters Nodes Radiation Redundancy Single event upsets Threshold currents |
title | Low Power and High Reliable Triple Modular Redundancy Latch for Single and Multi-node Upset Mitigation |
url | https://sfx.bib-bvb.de/sfx_tum?ctx_ver=Z39.88-2004&ctx_enc=info:ofi/enc:UTF-8&ctx_tim=2025-01-22T11%3A09%3A48IST&url_ver=Z39.88-2004&url_ctx_fmt=infofi/fmt:kev:mtx:ctx&rfr_id=info:sid/primo.exlibrisgroup.com:primo3-Article-proquest_cross&rft_val_fmt=info:ofi/fmt:kev:mtx:journal&rft.genre=article&rft.atitle=Low%20Power%20and%20High%20Reliable%20Triple%20Modular%20Redundancy%20Latch%20for%20Single%20and%20Multi-node%20Upset%20Mitigation&rft.jtitle=International%20journal%20of%20advanced%20computer%20science%20&%20applications&rft.au=Kumar,%20S%20Satheesh&rft.date=2019&rft.volume=10&rft.issue=7&rft.issn=2158-107X&rft.eissn=2156-5570&rft_id=info:doi/10.14569/IJACSA.2019.0100760&rft_dat=%3Cproquest_cross%3E2655164685%3C/proquest_cross%3E%3Curl%3E%3C/url%3E&disable_directlink=true&sfx.directlink=off&sfx.report_link=0&rft_id=info:oai/&rft_pqid=2655164685&rft_id=info:pmid/&rfr_iscdi=true |