Run-Time Thermal Management for Lifetime Optimization in Low-Power Designs
In this paper, the magnitude of the temperature and stress variability of dynamic voltage and frequency scaling (DVFS) designs is analyzed, and their impact on the bias temperature instability (BTI) degradation and lifetime of DVFS designs is assessed. For this purpose, a design-time evaluation fram...
Gespeichert in:
Veröffentlicht in: | Electronics (Basel) 2022-02, Vol.11 (3), p.411 |
---|---|
Hauptverfasser: | , |
Format: | Artikel |
Sprache: | eng |
Schlagworte: | |
Online-Zugang: | Volltext |
Tags: |
Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
|
container_end_page | |
---|---|
container_issue | 3 |
container_start_page | 411 |
container_title | Electronics (Basel) |
container_volume | 11 |
creator | Rossi, Daniele Tenentes, Vasileios |
description | In this paper, the magnitude of the temperature and stress variability of dynamic voltage and frequency scaling (DVFS) designs is analyzed, and their impact on the bias temperature instability (BTI) degradation and lifetime of DVFS designs is assessed. For this purpose, a design-time evaluation framework for BTI degradation was developed, which considered the statistical workload and die temperature profiles of DVFS operating modes. The performed analysis showed that, together with high stress variability, DVFS designs exhibited even higher temperature variability, depending on the workload and utilized operating modes, and the impact of temperature variability on lifetime could be up to 2× higher than that due to stress. In order to account for temperature variability on aging detrimental effects, a thermal management run-time system is proposed that honors the desired lifetime constraints by properly selecting temperature constraints that govern the utilized operating modes. The proposed run-time system was applied on the largest benchmark circuit from the IWLS 2005 suite, Ethernet circuit, synthesized with the 32 nm CMOS technology. The proposed system was verified to obtain lifetime and performance estimation and the trade-off with up to 35.8% and 26.3% higher accuracy, respectively, when compared to a system that ignores temperature variability and accounts for average temperature only. The proposed framework can be suitably utilized for tuning run-time throttling policies of low-power designs, thus allowing designers to optimize lifetime–performance trade-offs, depending on the requirements mandated by specific applications and operating environments. |
doi_str_mv | 10.3390/electronics11030411 |
format | Article |
fullrecord | <record><control><sourceid>proquest_cross</sourceid><recordid>TN_cdi_proquest_journals_2627467022</recordid><sourceformat>XML</sourceformat><sourcesystem>PC</sourcesystem><sourcerecordid>2627467022</sourcerecordid><originalsourceid>FETCH-LOGICAL-c272t-1c042051c3f1115486efc51cb560d3743f54aca54315b3f757534f781425e5043</originalsourceid><addsrcrecordid>eNptkE9LAzEQxYMoWGo_gZeA59VMJtl0j1L_s1KRel7SmNSUblKTXYp-erfUgwfn8pvHe8zAI-Qc2CVixa7sxpouxeBNBmDIBMARGXGmqqLiFT_-s5-SSc5rNkwFOEU2Ik-vfSgWvrV08WFTqzf0WQe9sq0NHXUx0do72-39-XaA_9adj4H6QOu4K17iziZ6Y7NfhXxGTpzeZDv55Zi83d0uZg9FPb9_nF3XheGKdwUYJjiTYNABgBTT0jozyKUs2TsqgU4KbbQUCHKJTkklUTg1BcGllUzgmFwc7m5T_Oxt7pp17FMYXja85EqUinE-pPCQMinmnKxrtsm3On01wJp9b80_veEPX9xhww</addsrcrecordid><sourcetype>Aggregation Database</sourcetype><iscdi>true</iscdi><recordtype>article</recordtype><pqid>2627467022</pqid></control><display><type>article</type><title>Run-Time Thermal Management for Lifetime Optimization in Low-Power Designs</title><source>MDPI - Multidisciplinary Digital Publishing Institute</source><source>Elektronische Zeitschriftenbibliothek - Frei zugängliche E-Journals</source><creator>Rossi, Daniele ; Tenentes, Vasileios</creator><creatorcontrib>Rossi, Daniele ; Tenentes, Vasileios</creatorcontrib><description>In this paper, the magnitude of the temperature and stress variability of dynamic voltage and frequency scaling (DVFS) designs is analyzed, and their impact on the bias temperature instability (BTI) degradation and lifetime of DVFS designs is assessed. For this purpose, a design-time evaluation framework for BTI degradation was developed, which considered the statistical workload and die temperature profiles of DVFS operating modes. The performed analysis showed that, together with high stress variability, DVFS designs exhibited even higher temperature variability, depending on the workload and utilized operating modes, and the impact of temperature variability on lifetime could be up to 2× higher than that due to stress. In order to account for temperature variability on aging detrimental effects, a thermal management run-time system is proposed that honors the desired lifetime constraints by properly selecting temperature constraints that govern the utilized operating modes. The proposed run-time system was applied on the largest benchmark circuit from the IWLS 2005 suite, Ethernet circuit, synthesized with the 32 nm CMOS technology. The proposed system was verified to obtain lifetime and performance estimation and the trade-off with up to 35.8% and 26.3% higher accuracy, respectively, when compared to a system that ignores temperature variability and accounts for average temperature only. The proposed framework can be suitably utilized for tuning run-time throttling policies of low-power designs, thus allowing designers to optimize lifetime–performance trade-offs, depending on the requirements mandated by specific applications and operating environments.</description><identifier>ISSN: 2079-9292</identifier><identifier>EISSN: 2079-9292</identifier><identifier>DOI: 10.3390/electronics11030411</identifier><language>eng</language><publisher>Basel: MDPI AG</publisher><subject>Aging ; Circuits ; Critical path ; Degradation ; Design ; Designers ; Ethernet ; Impact analysis ; Optimization ; Simulation ; Stability analysis ; Temperature effects ; Temperature profiles ; Thermal management ; Throttling ; Tradeoffs ; Transistors ; Workload ; Workloads</subject><ispartof>Electronics (Basel), 2022-02, Vol.11 (3), p.411</ispartof><rights>2022 by the authors. Licensee MDPI, Basel, Switzerland. This article is an open access article distributed under the terms and conditions of the Creative Commons Attribution (CC BY) license (https://creativecommons.org/licenses/by/4.0/). Notwithstanding the ProQuest Terms and Conditions, you may use this content in accordance with the terms of the License.</rights><lds50>peer_reviewed</lds50><oa>free_for_read</oa><woscitedreferencessubscribed>false</woscitedreferencessubscribed><cites>FETCH-LOGICAL-c272t-1c042051c3f1115486efc51cb560d3743f54aca54315b3f757534f781425e5043</cites><orcidid>0000-0002-9487-378X</orcidid></display><links><openurl>$$Topenurl_article</openurl><openurlfulltext>$$Topenurlfull_article</openurlfulltext><thumbnail>$$Tsyndetics_thumb_exl</thumbnail><link.rule.ids>314,776,780,27901,27902</link.rule.ids></links><search><creatorcontrib>Rossi, Daniele</creatorcontrib><creatorcontrib>Tenentes, Vasileios</creatorcontrib><title>Run-Time Thermal Management for Lifetime Optimization in Low-Power Designs</title><title>Electronics (Basel)</title><description>In this paper, the magnitude of the temperature and stress variability of dynamic voltage and frequency scaling (DVFS) designs is analyzed, and their impact on the bias temperature instability (BTI) degradation and lifetime of DVFS designs is assessed. For this purpose, a design-time evaluation framework for BTI degradation was developed, which considered the statistical workload and die temperature profiles of DVFS operating modes. The performed analysis showed that, together with high stress variability, DVFS designs exhibited even higher temperature variability, depending on the workload and utilized operating modes, and the impact of temperature variability on lifetime could be up to 2× higher than that due to stress. In order to account for temperature variability on aging detrimental effects, a thermal management run-time system is proposed that honors the desired lifetime constraints by properly selecting temperature constraints that govern the utilized operating modes. The proposed run-time system was applied on the largest benchmark circuit from the IWLS 2005 suite, Ethernet circuit, synthesized with the 32 nm CMOS technology. The proposed system was verified to obtain lifetime and performance estimation and the trade-off with up to 35.8% and 26.3% higher accuracy, respectively, when compared to a system that ignores temperature variability and accounts for average temperature only. The proposed framework can be suitably utilized for tuning run-time throttling policies of low-power designs, thus allowing designers to optimize lifetime–performance trade-offs, depending on the requirements mandated by specific applications and operating environments.</description><subject>Aging</subject><subject>Circuits</subject><subject>Critical path</subject><subject>Degradation</subject><subject>Design</subject><subject>Designers</subject><subject>Ethernet</subject><subject>Impact analysis</subject><subject>Optimization</subject><subject>Simulation</subject><subject>Stability analysis</subject><subject>Temperature effects</subject><subject>Temperature profiles</subject><subject>Thermal management</subject><subject>Throttling</subject><subject>Tradeoffs</subject><subject>Transistors</subject><subject>Workload</subject><subject>Workloads</subject><issn>2079-9292</issn><issn>2079-9292</issn><fulltext>true</fulltext><rsrctype>article</rsrctype><creationdate>2022</creationdate><recordtype>article</recordtype><sourceid>BENPR</sourceid><recordid>eNptkE9LAzEQxYMoWGo_gZeA59VMJtl0j1L_s1KRel7SmNSUblKTXYp-erfUgwfn8pvHe8zAI-Qc2CVixa7sxpouxeBNBmDIBMARGXGmqqLiFT_-s5-SSc5rNkwFOEU2Ik-vfSgWvrV08WFTqzf0WQe9sq0NHXUx0do72-39-XaA_9adj4H6QOu4K17iziZ6Y7NfhXxGTpzeZDv55Zi83d0uZg9FPb9_nF3XheGKdwUYJjiTYNABgBTT0jozyKUs2TsqgU4KbbQUCHKJTkklUTg1BcGllUzgmFwc7m5T_Oxt7pp17FMYXja85EqUinE-pPCQMinmnKxrtsm3On01wJp9b80_veEPX9xhww</recordid><startdate>20220201</startdate><enddate>20220201</enddate><creator>Rossi, Daniele</creator><creator>Tenentes, Vasileios</creator><general>MDPI AG</general><scope>AAYXX</scope><scope>CITATION</scope><scope>7SP</scope><scope>8FD</scope><scope>8FE</scope><scope>8FG</scope><scope>ABUWG</scope><scope>AFKRA</scope><scope>ARAPS</scope><scope>AZQEC</scope><scope>BENPR</scope><scope>BGLVJ</scope><scope>CCPQU</scope><scope>DWQXO</scope><scope>HCIFZ</scope><scope>L7M</scope><scope>P5Z</scope><scope>P62</scope><scope>PIMPY</scope><scope>PQEST</scope><scope>PQQKQ</scope><scope>PQUKI</scope><scope>PRINS</scope><orcidid>https://orcid.org/0000-0002-9487-378X</orcidid></search><sort><creationdate>20220201</creationdate><title>Run-Time Thermal Management for Lifetime Optimization in Low-Power Designs</title><author>Rossi, Daniele ; Tenentes, Vasileios</author></sort><facets><frbrtype>5</frbrtype><frbrgroupid>cdi_FETCH-LOGICAL-c272t-1c042051c3f1115486efc51cb560d3743f54aca54315b3f757534f781425e5043</frbrgroupid><rsrctype>articles</rsrctype><prefilter>articles</prefilter><language>eng</language><creationdate>2022</creationdate><topic>Aging</topic><topic>Circuits</topic><topic>Critical path</topic><topic>Degradation</topic><topic>Design</topic><topic>Designers</topic><topic>Ethernet</topic><topic>Impact analysis</topic><topic>Optimization</topic><topic>Simulation</topic><topic>Stability analysis</topic><topic>Temperature effects</topic><topic>Temperature profiles</topic><topic>Thermal management</topic><topic>Throttling</topic><topic>Tradeoffs</topic><topic>Transistors</topic><topic>Workload</topic><topic>Workloads</topic><toplevel>peer_reviewed</toplevel><toplevel>online_resources</toplevel><creatorcontrib>Rossi, Daniele</creatorcontrib><creatorcontrib>Tenentes, Vasileios</creatorcontrib><collection>CrossRef</collection><collection>Electronics & Communications Abstracts</collection><collection>Technology Research Database</collection><collection>ProQuest SciTech Collection</collection><collection>ProQuest Technology Collection</collection><collection>ProQuest Central (Alumni Edition)</collection><collection>ProQuest Central UK/Ireland</collection><collection>Advanced Technologies & Aerospace Collection</collection><collection>ProQuest Central Essentials</collection><collection>ProQuest Central</collection><collection>Technology Collection</collection><collection>ProQuest One Community College</collection><collection>ProQuest Central Korea</collection><collection>SciTech Premium Collection</collection><collection>Advanced Technologies Database with Aerospace</collection><collection>Advanced Technologies & Aerospace Database</collection><collection>ProQuest Advanced Technologies & Aerospace Collection</collection><collection>Publicly Available Content Database</collection><collection>ProQuest One Academic Eastern Edition (DO NOT USE)</collection><collection>ProQuest One Academic</collection><collection>ProQuest One Academic UKI Edition</collection><collection>ProQuest Central China</collection><jtitle>Electronics (Basel)</jtitle></facets><delivery><delcategory>Remote Search Resource</delcategory><fulltext>fulltext</fulltext></delivery><addata><au>Rossi, Daniele</au><au>Tenentes, Vasileios</au><format>journal</format><genre>article</genre><ristype>JOUR</ristype><atitle>Run-Time Thermal Management for Lifetime Optimization in Low-Power Designs</atitle><jtitle>Electronics (Basel)</jtitle><date>2022-02-01</date><risdate>2022</risdate><volume>11</volume><issue>3</issue><spage>411</spage><pages>411-</pages><issn>2079-9292</issn><eissn>2079-9292</eissn><abstract>In this paper, the magnitude of the temperature and stress variability of dynamic voltage and frequency scaling (DVFS) designs is analyzed, and their impact on the bias temperature instability (BTI) degradation and lifetime of DVFS designs is assessed. For this purpose, a design-time evaluation framework for BTI degradation was developed, which considered the statistical workload and die temperature profiles of DVFS operating modes. The performed analysis showed that, together with high stress variability, DVFS designs exhibited even higher temperature variability, depending on the workload and utilized operating modes, and the impact of temperature variability on lifetime could be up to 2× higher than that due to stress. In order to account for temperature variability on aging detrimental effects, a thermal management run-time system is proposed that honors the desired lifetime constraints by properly selecting temperature constraints that govern the utilized operating modes. The proposed run-time system was applied on the largest benchmark circuit from the IWLS 2005 suite, Ethernet circuit, synthesized with the 32 nm CMOS technology. The proposed system was verified to obtain lifetime and performance estimation and the trade-off with up to 35.8% and 26.3% higher accuracy, respectively, when compared to a system that ignores temperature variability and accounts for average temperature only. The proposed framework can be suitably utilized for tuning run-time throttling policies of low-power designs, thus allowing designers to optimize lifetime–performance trade-offs, depending on the requirements mandated by specific applications and operating environments.</abstract><cop>Basel</cop><pub>MDPI AG</pub><doi>10.3390/electronics11030411</doi><orcidid>https://orcid.org/0000-0002-9487-378X</orcidid><oa>free_for_read</oa></addata></record> |
fulltext | fulltext |
identifier | ISSN: 2079-9292 |
ispartof | Electronics (Basel), 2022-02, Vol.11 (3), p.411 |
issn | 2079-9292 2079-9292 |
language | eng |
recordid | cdi_proquest_journals_2627467022 |
source | MDPI - Multidisciplinary Digital Publishing Institute; Elektronische Zeitschriftenbibliothek - Frei zugängliche E-Journals |
subjects | Aging Circuits Critical path Degradation Design Designers Ethernet Impact analysis Optimization Simulation Stability analysis Temperature effects Temperature profiles Thermal management Throttling Tradeoffs Transistors Workload Workloads |
title | Run-Time Thermal Management for Lifetime Optimization in Low-Power Designs |
url | https://sfx.bib-bvb.de/sfx_tum?ctx_ver=Z39.88-2004&ctx_enc=info:ofi/enc:UTF-8&ctx_tim=2025-02-05T14%3A42%3A48IST&url_ver=Z39.88-2004&url_ctx_fmt=infofi/fmt:kev:mtx:ctx&rfr_id=info:sid/primo.exlibrisgroup.com:primo3-Article-proquest_cross&rft_val_fmt=info:ofi/fmt:kev:mtx:journal&rft.genre=article&rft.atitle=Run-Time%20Thermal%20Management%20for%20Lifetime%20Optimization%20in%20Low-Power%20Designs&rft.jtitle=Electronics%20(Basel)&rft.au=Rossi,%20Daniele&rft.date=2022-02-01&rft.volume=11&rft.issue=3&rft.spage=411&rft.pages=411-&rft.issn=2079-9292&rft.eissn=2079-9292&rft_id=info:doi/10.3390/electronics11030411&rft_dat=%3Cproquest_cross%3E2627467022%3C/proquest_cross%3E%3Curl%3E%3C/url%3E&disable_directlink=true&sfx.directlink=off&sfx.report_link=0&rft_id=info:oai/&rft_pqid=2627467022&rft_id=info:pmid/&rfr_iscdi=true |