Design and testing of a reversible ALU by quantum cells automata electro-spin technology
Arithmetic logic unit (ALU), a core component of a processor, is one of the thrust areas of the current research. Presently, ALU is designed by transistor-based CMOS technique and its individual components are placed in different layers. The current design is affected by the limitations of Moore’s l...
Gespeichert in:
Veröffentlicht in: | The Journal of supercomputing 2021, Vol.77 (12), p.13601-13628 |
---|---|
Hauptverfasser: | , , |
Format: | Artikel |
Sprache: | eng |
Schlagworte: | |
Online-Zugang: | Volltext |
Tags: |
Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
|
container_end_page | 13628 |
---|---|
container_issue | 12 |
container_start_page | 13601 |
container_title | The Journal of supercomputing |
container_volume | 77 |
creator | Roy, Rupsa Sarkar, Swarup Dhar, Sourav |
description | Arithmetic logic unit (ALU), a core component of a processor, is one of the thrust areas of the current research. Presently, ALU is designed by transistor-based CMOS technique and its individual components are placed in different layers. The current design is affected by the limitations of Moore’s law and design complexity. At present, ‘Quantum cellular automata electro-spin (QCA-ES)’ technology is widely accepted technology as an alternative of ‘CMOS’ to minimize the above discussed problems. In this research paper, the design of a novel multilayer portable, dynamic, fault-tolerant, power-efficient, thermally stable reversible ALU is proposed which is explored through QCA-ES. All the arithmetic and logical components of ALU are separately placed in different layers
.
Area density, delay, fault tolerance and thermal stability are investigated. A specific type of gate, known as reversible gate (modified 3:3 ‘TSG’ gate), is used in this proposed design with QCA technology to get the optimized design ALU with low occupied area, complexity, delay and power dissipation
.
Investigation of a fault-free design and saturated amplitude level (of output) change with respect to temperature increment in the proposed device are also discussed in this paper. Not only the thermal stability (up to 6 k temperature) but also an investigation on cell complexity of the 100% fault-free (against multiple cell-omission, cell-displacement, cell-orientation change and extra cell deposition), multilayer nano-device is represented in this work
.
‘QCA-Designer’ software is used in this research work to design and develop layout of the proposed components in quantum-field and find out the occupied area, delay and complexity of proposed design. ‘QCA-Pro’ software is used for getting the value of dissipated power. |
doi_str_mv | 10.1007/s11227-021-03767-8 |
format | Article |
fullrecord | <record><control><sourceid>proquest_cross</sourceid><recordid>TN_cdi_proquest_journals_2598102132</recordid><sourceformat>XML</sourceformat><sourcesystem>PC</sourcesystem><sourcerecordid>2598102132</sourcerecordid><originalsourceid>FETCH-LOGICAL-c319t-520fa872236d70a72ddf74f3807cda3270ddab9159bd9c6721e1a1faa03273943</originalsourceid><addsrcrecordid>eNp9kD1PwzAQhi0EEqXwB5gsMRvOdlInY1U-pUosVGKzLrETUqV2aydI_fcYgsTGdMM973u6h5BrDrccQN1FzoVQDARnINVCseKEzHiuJIOsyE7JDEoBrMgzcU4uYtwCQCaVnJH3exu71lF0hg42Dp1rqW8o0mA_bYhd1Vu6XG9odaSHEd0w7mht-z5SHAe_wwGp7W09BM_ivnOpov5wvvft8ZKcNdhHe_U752Tz-PC2embr16eX1XLNasnLgeUCGiyUEHJhFKASxjQqa2QBqjYohQJjsCp5XlamrBdKcMuRN4iQdrLM5JzcTL374A9j-kBv_RhcOqlFXhY8KZEiUWKi6uBjDLbR-9DtMBw1B_1tUE8GdcL1j0FdpJCcQjHBrrXhr_qf1BfI73Nt</addsrcrecordid><sourcetype>Aggregation Database</sourcetype><iscdi>true</iscdi><recordtype>article</recordtype><pqid>2598102132</pqid></control><display><type>article</type><title>Design and testing of a reversible ALU by quantum cells automata electro-spin technology</title><source>Springer Nature - Complete Springer Journals</source><creator>Roy, Rupsa ; Sarkar, Swarup ; Dhar, Sourav</creator><creatorcontrib>Roy, Rupsa ; Sarkar, Swarup ; Dhar, Sourav</creatorcontrib><description>Arithmetic logic unit (ALU), a core component of a processor, is one of the thrust areas of the current research. Presently, ALU is designed by transistor-based CMOS technique and its individual components are placed in different layers. The current design is affected by the limitations of Moore’s law and design complexity. At present, ‘Quantum cellular automata electro-spin (QCA-ES)’ technology is widely accepted technology as an alternative of ‘CMOS’ to minimize the above discussed problems. In this research paper, the design of a novel multilayer portable, dynamic, fault-tolerant, power-efficient, thermally stable reversible ALU is proposed which is explored through QCA-ES. All the arithmetic and logical components of ALU are separately placed in different layers
.
Area density, delay, fault tolerance and thermal stability are investigated. A specific type of gate, known as reversible gate (modified 3:3 ‘TSG’ gate), is used in this proposed design with QCA technology to get the optimized design ALU with low occupied area, complexity, delay and power dissipation
.
Investigation of a fault-free design and saturated amplitude level (of output) change with respect to temperature increment in the proposed device are also discussed in this paper. Not only the thermal stability (up to 6 k temperature) but also an investigation on cell complexity of the 100% fault-free (against multiple cell-omission, cell-displacement, cell-orientation change and extra cell deposition), multilayer nano-device is represented in this work
.
‘QCA-Designer’ software is used in this research work to design and develop layout of the proposed components in quantum-field and find out the occupied area, delay and complexity of proposed design. ‘QCA-Pro’ software is used for getting the value of dissipated power.</description><identifier>ISSN: 0920-8542</identifier><identifier>EISSN: 1573-0484</identifier><identifier>DOI: 10.1007/s11227-021-03767-8</identifier><language>eng</language><publisher>New York: Springer US</publisher><subject>Arithmetic and logic units ; Cellular automata ; CMOS ; Compilers ; Complexity ; Computer Science ; Delay ; Design ; Design modifications ; Design optimization ; Fault tolerance ; Interpreters ; Microprocessors ; Multilayers ; Nanotechnology devices ; Processor Architectures ; Programming Languages ; Scientific papers ; Software ; Thermal stability ; Transistors</subject><ispartof>The Journal of supercomputing, 2021, Vol.77 (12), p.13601-13628</ispartof><rights>The Author(s), under exclusive licence to Springer Science+Business Media, LLC, part of Springer Nature 2021</rights><rights>The Author(s), under exclusive licence to Springer Science+Business Media, LLC, part of Springer Nature 2021.</rights><lds50>peer_reviewed</lds50><woscitedreferencessubscribed>false</woscitedreferencessubscribed><citedby>FETCH-LOGICAL-c319t-520fa872236d70a72ddf74f3807cda3270ddab9159bd9c6721e1a1faa03273943</citedby><cites>FETCH-LOGICAL-c319t-520fa872236d70a72ddf74f3807cda3270ddab9159bd9c6721e1a1faa03273943</cites><orcidid>0000-0003-1219-0078</orcidid></display><links><openurl>$$Topenurl_article</openurl><openurlfulltext>$$Topenurlfull_article</openurlfulltext><thumbnail>$$Tsyndetics_thumb_exl</thumbnail><linktopdf>$$Uhttps://link.springer.com/content/pdf/10.1007/s11227-021-03767-8$$EPDF$$P50$$Gspringer$$H</linktopdf><linktohtml>$$Uhttps://link.springer.com/10.1007/s11227-021-03767-8$$EHTML$$P50$$Gspringer$$H</linktohtml><link.rule.ids>314,776,780,27903,27904,41467,42536,51298</link.rule.ids></links><search><creatorcontrib>Roy, Rupsa</creatorcontrib><creatorcontrib>Sarkar, Swarup</creatorcontrib><creatorcontrib>Dhar, Sourav</creatorcontrib><title>Design and testing of a reversible ALU by quantum cells automata electro-spin technology</title><title>The Journal of supercomputing</title><addtitle>J Supercomput</addtitle><description>Arithmetic logic unit (ALU), a core component of a processor, is one of the thrust areas of the current research. Presently, ALU is designed by transistor-based CMOS technique and its individual components are placed in different layers. The current design is affected by the limitations of Moore’s law and design complexity. At present, ‘Quantum cellular automata electro-spin (QCA-ES)’ technology is widely accepted technology as an alternative of ‘CMOS’ to minimize the above discussed problems. In this research paper, the design of a novel multilayer portable, dynamic, fault-tolerant, power-efficient, thermally stable reversible ALU is proposed which is explored through QCA-ES. All the arithmetic and logical components of ALU are separately placed in different layers
.
Area density, delay, fault tolerance and thermal stability are investigated. A specific type of gate, known as reversible gate (modified 3:3 ‘TSG’ gate), is used in this proposed design with QCA technology to get the optimized design ALU with low occupied area, complexity, delay and power dissipation
.
Investigation of a fault-free design and saturated amplitude level (of output) change with respect to temperature increment in the proposed device are also discussed in this paper. Not only the thermal stability (up to 6 k temperature) but also an investigation on cell complexity of the 100% fault-free (against multiple cell-omission, cell-displacement, cell-orientation change and extra cell deposition), multilayer nano-device is represented in this work
.
‘QCA-Designer’ software is used in this research work to design and develop layout of the proposed components in quantum-field and find out the occupied area, delay and complexity of proposed design. ‘QCA-Pro’ software is used for getting the value of dissipated power.</description><subject>Arithmetic and logic units</subject><subject>Cellular automata</subject><subject>CMOS</subject><subject>Compilers</subject><subject>Complexity</subject><subject>Computer Science</subject><subject>Delay</subject><subject>Design</subject><subject>Design modifications</subject><subject>Design optimization</subject><subject>Fault tolerance</subject><subject>Interpreters</subject><subject>Microprocessors</subject><subject>Multilayers</subject><subject>Nanotechnology devices</subject><subject>Processor Architectures</subject><subject>Programming Languages</subject><subject>Scientific papers</subject><subject>Software</subject><subject>Thermal stability</subject><subject>Transistors</subject><issn>0920-8542</issn><issn>1573-0484</issn><fulltext>true</fulltext><rsrctype>article</rsrctype><creationdate>2021</creationdate><recordtype>article</recordtype><recordid>eNp9kD1PwzAQhi0EEqXwB5gsMRvOdlInY1U-pUosVGKzLrETUqV2aydI_fcYgsTGdMM973u6h5BrDrccQN1FzoVQDARnINVCseKEzHiuJIOsyE7JDEoBrMgzcU4uYtwCQCaVnJH3exu71lF0hg42Dp1rqW8o0mA_bYhd1Vu6XG9odaSHEd0w7mht-z5SHAe_wwGp7W09BM_ivnOpov5wvvft8ZKcNdhHe_U752Tz-PC2embr16eX1XLNasnLgeUCGiyUEHJhFKASxjQqa2QBqjYohQJjsCp5XlamrBdKcMuRN4iQdrLM5JzcTL374A9j-kBv_RhcOqlFXhY8KZEiUWKi6uBjDLbR-9DtMBw1B_1tUE8GdcL1j0FdpJCcQjHBrrXhr_qf1BfI73Nt</recordid><startdate>2021</startdate><enddate>2021</enddate><creator>Roy, Rupsa</creator><creator>Sarkar, Swarup</creator><creator>Dhar, Sourav</creator><general>Springer US</general><general>Springer Nature B.V</general><scope>AAYXX</scope><scope>CITATION</scope><orcidid>https://orcid.org/0000-0003-1219-0078</orcidid></search><sort><creationdate>2021</creationdate><title>Design and testing of a reversible ALU by quantum cells automata electro-spin technology</title><author>Roy, Rupsa ; Sarkar, Swarup ; Dhar, Sourav</author></sort><facets><frbrtype>5</frbrtype><frbrgroupid>cdi_FETCH-LOGICAL-c319t-520fa872236d70a72ddf74f3807cda3270ddab9159bd9c6721e1a1faa03273943</frbrgroupid><rsrctype>articles</rsrctype><prefilter>articles</prefilter><language>eng</language><creationdate>2021</creationdate><topic>Arithmetic and logic units</topic><topic>Cellular automata</topic><topic>CMOS</topic><topic>Compilers</topic><topic>Complexity</topic><topic>Computer Science</topic><topic>Delay</topic><topic>Design</topic><topic>Design modifications</topic><topic>Design optimization</topic><topic>Fault tolerance</topic><topic>Interpreters</topic><topic>Microprocessors</topic><topic>Multilayers</topic><topic>Nanotechnology devices</topic><topic>Processor Architectures</topic><topic>Programming Languages</topic><topic>Scientific papers</topic><topic>Software</topic><topic>Thermal stability</topic><topic>Transistors</topic><toplevel>peer_reviewed</toplevel><toplevel>online_resources</toplevel><creatorcontrib>Roy, Rupsa</creatorcontrib><creatorcontrib>Sarkar, Swarup</creatorcontrib><creatorcontrib>Dhar, Sourav</creatorcontrib><collection>CrossRef</collection><jtitle>The Journal of supercomputing</jtitle></facets><delivery><delcategory>Remote Search Resource</delcategory><fulltext>fulltext</fulltext></delivery><addata><au>Roy, Rupsa</au><au>Sarkar, Swarup</au><au>Dhar, Sourav</au><format>journal</format><genre>article</genre><ristype>JOUR</ristype><atitle>Design and testing of a reversible ALU by quantum cells automata electro-spin technology</atitle><jtitle>The Journal of supercomputing</jtitle><stitle>J Supercomput</stitle><date>2021</date><risdate>2021</risdate><volume>77</volume><issue>12</issue><spage>13601</spage><epage>13628</epage><pages>13601-13628</pages><issn>0920-8542</issn><eissn>1573-0484</eissn><abstract>Arithmetic logic unit (ALU), a core component of a processor, is one of the thrust areas of the current research. Presently, ALU is designed by transistor-based CMOS technique and its individual components are placed in different layers. The current design is affected by the limitations of Moore’s law and design complexity. At present, ‘Quantum cellular automata electro-spin (QCA-ES)’ technology is widely accepted technology as an alternative of ‘CMOS’ to minimize the above discussed problems. In this research paper, the design of a novel multilayer portable, dynamic, fault-tolerant, power-efficient, thermally stable reversible ALU is proposed which is explored through QCA-ES. All the arithmetic and logical components of ALU are separately placed in different layers
.
Area density, delay, fault tolerance and thermal stability are investigated. A specific type of gate, known as reversible gate (modified 3:3 ‘TSG’ gate), is used in this proposed design with QCA technology to get the optimized design ALU with low occupied area, complexity, delay and power dissipation
.
Investigation of a fault-free design and saturated amplitude level (of output) change with respect to temperature increment in the proposed device are also discussed in this paper. Not only the thermal stability (up to 6 k temperature) but also an investigation on cell complexity of the 100% fault-free (against multiple cell-omission, cell-displacement, cell-orientation change and extra cell deposition), multilayer nano-device is represented in this work
.
‘QCA-Designer’ software is used in this research work to design and develop layout of the proposed components in quantum-field and find out the occupied area, delay and complexity of proposed design. ‘QCA-Pro’ software is used for getting the value of dissipated power.</abstract><cop>New York</cop><pub>Springer US</pub><doi>10.1007/s11227-021-03767-8</doi><tpages>28</tpages><orcidid>https://orcid.org/0000-0003-1219-0078</orcidid></addata></record> |
fulltext | fulltext |
identifier | ISSN: 0920-8542 |
ispartof | The Journal of supercomputing, 2021, Vol.77 (12), p.13601-13628 |
issn | 0920-8542 1573-0484 |
language | eng |
recordid | cdi_proquest_journals_2598102132 |
source | Springer Nature - Complete Springer Journals |
subjects | Arithmetic and logic units Cellular automata CMOS Compilers Complexity Computer Science Delay Design Design modifications Design optimization Fault tolerance Interpreters Microprocessors Multilayers Nanotechnology devices Processor Architectures Programming Languages Scientific papers Software Thermal stability Transistors |
title | Design and testing of a reversible ALU by quantum cells automata electro-spin technology |
url | https://sfx.bib-bvb.de/sfx_tum?ctx_ver=Z39.88-2004&ctx_enc=info:ofi/enc:UTF-8&ctx_tim=2025-01-21T19%3A30%3A55IST&url_ver=Z39.88-2004&url_ctx_fmt=infofi/fmt:kev:mtx:ctx&rfr_id=info:sid/primo.exlibrisgroup.com:primo3-Article-proquest_cross&rft_val_fmt=info:ofi/fmt:kev:mtx:journal&rft.genre=article&rft.atitle=Design%20and%20testing%20of%20a%20reversible%20ALU%20by%20quantum%20cells%20automata%20electro-spin%20technology&rft.jtitle=The%20Journal%20of%20supercomputing&rft.au=Roy,%20Rupsa&rft.date=2021&rft.volume=77&rft.issue=12&rft.spage=13601&rft.epage=13628&rft.pages=13601-13628&rft.issn=0920-8542&rft.eissn=1573-0484&rft_id=info:doi/10.1007/s11227-021-03767-8&rft_dat=%3Cproquest_cross%3E2598102132%3C/proquest_cross%3E%3Curl%3E%3C/url%3E&disable_directlink=true&sfx.directlink=off&sfx.report_link=0&rft_id=info:oai/&rft_pqid=2598102132&rft_id=info:pmid/&rfr_iscdi=true |