Mismatch Insensitive Voltage Level Shifter Based on Two Feedback Loops
This paper presents a voltage level shifter (VLS) based on two feedback loops. The complementary feedback signals in the high voltage domain are re-used to assist voltage conversion and the complementary phase in the low voltage domain is not required. Unlike the conventional VLS, which depends on t...
Gespeichert in:
Veröffentlicht in: | Electronics (Basel) 2020-09, Vol.9 (9), p.1391, Article 1391 |
---|---|
Hauptverfasser: | , , |
Format: | Artikel |
Sprache: | eng |
Schlagworte: | |
Online-Zugang: | Volltext |
Tags: |
Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
|
container_end_page | |
---|---|
container_issue | 9 |
container_start_page | 1391 |
container_title | Electronics (Basel) |
container_volume | 9 |
creator | Xie, Zushuai Wu, Zhiqiang Wu, Jianhui |
description | This paper presents a voltage level shifter (VLS) based on two feedback loops. The complementary feedback signals in the high voltage domain are re-used to assist voltage conversion and the complementary phase in the low voltage domain is not required. Unlike the conventional VLS, which depends on the pull-up network and pull-down network to achieve level shift, the transitions of both high-to-low and low-to-high of the proposed VLS are undertaken by two different feedback loops, respectively. Implemented in a standard 180 nm CMOS process, post-layout Monte Carlo (MC) simulations from 4000 points under mismatch variation show that the dynamic power (DP) and the propagation delay (PD) of the proposed VLS are 105.3 nW and 2.0 ns, respectively, at an input voltage VIN = 0.4 V with input frequency fin = 0.1 MHz. Meanwhile, the excellent normalized standard deviation of DP and PD is obtained with the proposed scheme. The temperature range for normal operation is from −20 °C to 85 °C. |
doi_str_mv | 10.3390/electronics9091391 |
format | Article |
fullrecord | <record><control><sourceid>proquest_cross</sourceid><recordid>TN_cdi_proquest_journals_2439495059</recordid><sourceformat>XML</sourceformat><sourcesystem>PC</sourcesystem><sourcerecordid>2439495059</sourcerecordid><originalsourceid>FETCH-LOGICAL-c319t-1e19b1668785b29714518be6eb064b7b020dd165c91203607d0fa482745a35e3</originalsourceid><addsrcrecordid>eNp9kLFOwzAQhi0EElXpCzBZYg6c7TiJR6goVApiIGKNHOdCXdK42G4Rb09QGRBI3PLf8H130k_IOYNLIRRcYY8mejdYExQoJhQ7IhMOuUoUV_z4x35KZiGsYZwRKwRMyOLBho2OZkWXQ8Ah2Gj3SJ9dH_UL0hL32NOnle0ienqjA7bUDbR6d3SB2DbavNLSuW04Iyed7gPOvnNKqsVtNb9Pyse75fy6TIxgKiYMmWpYlhV5IRuucpZKVjSYYQNZ2uQNcGhblkmjGAeRQd5Cp9OC56nUQqKYkovD2a13bzsMsV67nR_GjzVPhUqVBKlGih8o410IHrt66-1G-4-aQf3VWP23sVEqfknGRh2tG6LXtv9P_QT0W3NV</addsrcrecordid><sourcetype>Aggregation Database</sourcetype><iscdi>true</iscdi><recordtype>article</recordtype><pqid>2439495059</pqid></control><display><type>article</type><title>Mismatch Insensitive Voltage Level Shifter Based on Two Feedback Loops</title><source>MDPI - Multidisciplinary Digital Publishing Institute</source><source>Elektronische Zeitschriftenbibliothek - Frei zugängliche E-Journals</source><creator>Xie, Zushuai ; Wu, Zhiqiang ; Wu, Jianhui</creator><creatorcontrib>Xie, Zushuai ; Wu, Zhiqiang ; Wu, Jianhui</creatorcontrib><description>This paper presents a voltage level shifter (VLS) based on two feedback loops. The complementary feedback signals in the high voltage domain are re-used to assist voltage conversion and the complementary phase in the low voltage domain is not required. Unlike the conventional VLS, which depends on the pull-up network and pull-down network to achieve level shift, the transitions of both high-to-low and low-to-high of the proposed VLS are undertaken by two different feedback loops, respectively. Implemented in a standard 180 nm CMOS process, post-layout Monte Carlo (MC) simulations from 4000 points under mismatch variation show that the dynamic power (DP) and the propagation delay (PD) of the proposed VLS are 105.3 nW and 2.0 ns, respectively, at an input voltage VIN = 0.4 V with input frequency fin = 0.1 MHz. Meanwhile, the excellent normalized standard deviation of DP and PD is obtained with the proposed scheme. The temperature range for normal operation is from −20 °C to 85 °C.</description><identifier>ISSN: 2079-9292</identifier><identifier>EISSN: 2079-9292</identifier><identifier>DOI: 10.3390/electronics9091391</identifier><language>eng</language><publisher>Basel: MDPI AG</publisher><subject>CMOS ; Computer simulation ; Domains ; Feedback loops ; Logic ; Low voltage ; Transistors</subject><ispartof>Electronics (Basel), 2020-09, Vol.9 (9), p.1391, Article 1391</ispartof><rights>2020 by the authors. Licensee MDPI, Basel, Switzerland. This article is an open access article distributed under the terms and conditions of the Creative Commons Attribution (CC BY) license (http://creativecommons.org/licenses/by/4.0/). Notwithstanding the ProQuest Terms and Conditions, you may use this content in accordance with the terms of the License.</rights><lds50>peer_reviewed</lds50><oa>free_for_read</oa><woscitedreferencessubscribed>false</woscitedreferencessubscribed><citedby>FETCH-LOGICAL-c319t-1e19b1668785b29714518be6eb064b7b020dd165c91203607d0fa482745a35e3</citedby><cites>FETCH-LOGICAL-c319t-1e19b1668785b29714518be6eb064b7b020dd165c91203607d0fa482745a35e3</cites><orcidid>0000-0002-9711-1107</orcidid></display><links><openurl>$$Topenurl_article</openurl><openurlfulltext>$$Topenurlfull_article</openurlfulltext><thumbnail>$$Tsyndetics_thumb_exl</thumbnail><link.rule.ids>314,776,780,27901,27902</link.rule.ids></links><search><creatorcontrib>Xie, Zushuai</creatorcontrib><creatorcontrib>Wu, Zhiqiang</creatorcontrib><creatorcontrib>Wu, Jianhui</creatorcontrib><title>Mismatch Insensitive Voltage Level Shifter Based on Two Feedback Loops</title><title>Electronics (Basel)</title><description>This paper presents a voltage level shifter (VLS) based on two feedback loops. The complementary feedback signals in the high voltage domain are re-used to assist voltage conversion and the complementary phase in the low voltage domain is not required. Unlike the conventional VLS, which depends on the pull-up network and pull-down network to achieve level shift, the transitions of both high-to-low and low-to-high of the proposed VLS are undertaken by two different feedback loops, respectively. Implemented in a standard 180 nm CMOS process, post-layout Monte Carlo (MC) simulations from 4000 points under mismatch variation show that the dynamic power (DP) and the propagation delay (PD) of the proposed VLS are 105.3 nW and 2.0 ns, respectively, at an input voltage VIN = 0.4 V with input frequency fin = 0.1 MHz. Meanwhile, the excellent normalized standard deviation of DP and PD is obtained with the proposed scheme. The temperature range for normal operation is from −20 °C to 85 °C.</description><subject>CMOS</subject><subject>Computer simulation</subject><subject>Domains</subject><subject>Feedback loops</subject><subject>Logic</subject><subject>Low voltage</subject><subject>Transistors</subject><issn>2079-9292</issn><issn>2079-9292</issn><fulltext>true</fulltext><rsrctype>article</rsrctype><creationdate>2020</creationdate><recordtype>article</recordtype><sourceid>BENPR</sourceid><recordid>eNp9kLFOwzAQhi0EElXpCzBZYg6c7TiJR6goVApiIGKNHOdCXdK42G4Rb09QGRBI3PLf8H130k_IOYNLIRRcYY8mejdYExQoJhQ7IhMOuUoUV_z4x35KZiGsYZwRKwRMyOLBho2OZkWXQ8Ah2Gj3SJ9dH_UL0hL32NOnle0ienqjA7bUDbR6d3SB2DbavNLSuW04Iyed7gPOvnNKqsVtNb9Pyse75fy6TIxgKiYMmWpYlhV5IRuucpZKVjSYYQNZ2uQNcGhblkmjGAeRQd5Cp9OC56nUQqKYkovD2a13bzsMsV67nR_GjzVPhUqVBKlGih8o410IHrt66-1G-4-aQf3VWP23sVEqfknGRh2tG6LXtv9P_QT0W3NV</recordid><startdate>20200901</startdate><enddate>20200901</enddate><creator>Xie, Zushuai</creator><creator>Wu, Zhiqiang</creator><creator>Wu, Jianhui</creator><general>MDPI AG</general><scope>AAYXX</scope><scope>CITATION</scope><scope>7SP</scope><scope>8FD</scope><scope>8FE</scope><scope>8FG</scope><scope>ABUWG</scope><scope>AFKRA</scope><scope>ARAPS</scope><scope>AZQEC</scope><scope>BENPR</scope><scope>BGLVJ</scope><scope>CCPQU</scope><scope>DWQXO</scope><scope>HCIFZ</scope><scope>L7M</scope><scope>P5Z</scope><scope>P62</scope><scope>PIMPY</scope><scope>PQEST</scope><scope>PQQKQ</scope><scope>PQUKI</scope><scope>PRINS</scope><orcidid>https://orcid.org/0000-0002-9711-1107</orcidid></search><sort><creationdate>20200901</creationdate><title>Mismatch Insensitive Voltage Level Shifter Based on Two Feedback Loops</title><author>Xie, Zushuai ; Wu, Zhiqiang ; Wu, Jianhui</author></sort><facets><frbrtype>5</frbrtype><frbrgroupid>cdi_FETCH-LOGICAL-c319t-1e19b1668785b29714518be6eb064b7b020dd165c91203607d0fa482745a35e3</frbrgroupid><rsrctype>articles</rsrctype><prefilter>articles</prefilter><language>eng</language><creationdate>2020</creationdate><topic>CMOS</topic><topic>Computer simulation</topic><topic>Domains</topic><topic>Feedback loops</topic><topic>Logic</topic><topic>Low voltage</topic><topic>Transistors</topic><toplevel>peer_reviewed</toplevel><toplevel>online_resources</toplevel><creatorcontrib>Xie, Zushuai</creatorcontrib><creatorcontrib>Wu, Zhiqiang</creatorcontrib><creatorcontrib>Wu, Jianhui</creatorcontrib><collection>CrossRef</collection><collection>Electronics & Communications Abstracts</collection><collection>Technology Research Database</collection><collection>ProQuest SciTech Collection</collection><collection>ProQuest Technology Collection</collection><collection>ProQuest Central (Alumni Edition)</collection><collection>ProQuest Central UK/Ireland</collection><collection>Advanced Technologies & Aerospace Collection</collection><collection>ProQuest Central Essentials</collection><collection>ProQuest Central</collection><collection>Technology Collection</collection><collection>ProQuest One Community College</collection><collection>ProQuest Central Korea</collection><collection>SciTech Premium Collection</collection><collection>Advanced Technologies Database with Aerospace</collection><collection>Advanced Technologies & Aerospace Database</collection><collection>ProQuest Advanced Technologies & Aerospace Collection</collection><collection>Publicly Available Content Database</collection><collection>ProQuest One Academic Eastern Edition (DO NOT USE)</collection><collection>ProQuest One Academic</collection><collection>ProQuest One Academic UKI Edition</collection><collection>ProQuest Central China</collection><jtitle>Electronics (Basel)</jtitle></facets><delivery><delcategory>Remote Search Resource</delcategory><fulltext>fulltext</fulltext></delivery><addata><au>Xie, Zushuai</au><au>Wu, Zhiqiang</au><au>Wu, Jianhui</au><format>journal</format><genre>article</genre><ristype>JOUR</ristype><atitle>Mismatch Insensitive Voltage Level Shifter Based on Two Feedback Loops</atitle><jtitle>Electronics (Basel)</jtitle><date>2020-09-01</date><risdate>2020</risdate><volume>9</volume><issue>9</issue><spage>1391</spage><pages>1391-</pages><artnum>1391</artnum><issn>2079-9292</issn><eissn>2079-9292</eissn><abstract>This paper presents a voltage level shifter (VLS) based on two feedback loops. The complementary feedback signals in the high voltage domain are re-used to assist voltage conversion and the complementary phase in the low voltage domain is not required. Unlike the conventional VLS, which depends on the pull-up network and pull-down network to achieve level shift, the transitions of both high-to-low and low-to-high of the proposed VLS are undertaken by two different feedback loops, respectively. Implemented in a standard 180 nm CMOS process, post-layout Monte Carlo (MC) simulations from 4000 points under mismatch variation show that the dynamic power (DP) and the propagation delay (PD) of the proposed VLS are 105.3 nW and 2.0 ns, respectively, at an input voltage VIN = 0.4 V with input frequency fin = 0.1 MHz. Meanwhile, the excellent normalized standard deviation of DP and PD is obtained with the proposed scheme. The temperature range for normal operation is from −20 °C to 85 °C.</abstract><cop>Basel</cop><pub>MDPI AG</pub><doi>10.3390/electronics9091391</doi><orcidid>https://orcid.org/0000-0002-9711-1107</orcidid><oa>free_for_read</oa></addata></record> |
fulltext | fulltext |
identifier | ISSN: 2079-9292 |
ispartof | Electronics (Basel), 2020-09, Vol.9 (9), p.1391, Article 1391 |
issn | 2079-9292 2079-9292 |
language | eng |
recordid | cdi_proquest_journals_2439495059 |
source | MDPI - Multidisciplinary Digital Publishing Institute; Elektronische Zeitschriftenbibliothek - Frei zugängliche E-Journals |
subjects | CMOS Computer simulation Domains Feedback loops Logic Low voltage Transistors |
title | Mismatch Insensitive Voltage Level Shifter Based on Two Feedback Loops |
url | https://sfx.bib-bvb.de/sfx_tum?ctx_ver=Z39.88-2004&ctx_enc=info:ofi/enc:UTF-8&ctx_tim=2025-01-31T13%3A22%3A09IST&url_ver=Z39.88-2004&url_ctx_fmt=infofi/fmt:kev:mtx:ctx&rfr_id=info:sid/primo.exlibrisgroup.com:primo3-Article-proquest_cross&rft_val_fmt=info:ofi/fmt:kev:mtx:journal&rft.genre=article&rft.atitle=Mismatch%20Insensitive%20Voltage%20Level%20Shifter%20Based%20on%20Two%20Feedback%20Loops&rft.jtitle=Electronics%20(Basel)&rft.au=Xie,%20Zushuai&rft.date=2020-09-01&rft.volume=9&rft.issue=9&rft.spage=1391&rft.pages=1391-&rft.artnum=1391&rft.issn=2079-9292&rft.eissn=2079-9292&rft_id=info:doi/10.3390/electronics9091391&rft_dat=%3Cproquest_cross%3E2439495059%3C/proquest_cross%3E%3Curl%3E%3C/url%3E&disable_directlink=true&sfx.directlink=off&sfx.report_link=0&rft_id=info:oai/&rft_pqid=2439495059&rft_id=info:pmid/&rfr_iscdi=true |