TRACK: An algorithm for fault-tolerant, dynamic and scalable 2D mesh network-on-chip routing reconfiguration

Network-on-chip (NoC) is a reliable and scalable on-chip interconnect solution particularly used for MPSoCs and CMPs. Increasing susceptibility of NoC to failures is becoming a new research concern. Failures in components such as on-chip link or router may disrupt the underlying routing function. Re...

Ausführliche Beschreibung

Gespeichert in:
Bibliographische Detailangaben
Veröffentlicht in:Integration (Amsterdam) 2020-05, Vol.72, p.92-110
Hauptverfasser: Jain, Anugrah, Laxmi, Vijay, Tripathi, Meenakshi, Gaur, Manoj Singh, Bishnoi, Rimpy
Format: Artikel
Sprache:eng
Schlagworte:
Online-Zugang:Volltext
Tags: Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
container_end_page 110
container_issue
container_start_page 92
container_title Integration (Amsterdam)
container_volume 72
creator Jain, Anugrah
Laxmi, Vijay
Tripathi, Meenakshi
Gaur, Manoj Singh
Bishnoi, Rimpy
description Network-on-chip (NoC) is a reliable and scalable on-chip interconnect solution particularly used for MPSoCs and CMPs. Increasing susceptibility of NoC to failures is becoming a new research concern. Failures in components such as on-chip link or router may disrupt the underlying routing function. Reconfiguration of routing function is required to sustain network connectivity while maintaining deadlock-freedom in event of failure(s). Existing approaches either use routing tables or meta-data or involve all network nodes for participation in the reconfiguration process. This paper proposes TRACK, an algorithm for fast and scalable routing reconfiguration. It uses logic-based routing instead of tables and identifies affected nodes (i.e., rows/columns of mesh network) by single and double-link failures. In the proposed algorithm, reconfiguration is needed only for the affected nodes and the remaining network can continue to work. TRACK outperforms the existing one and reduces latency up to 42% and improves throughput up to 22% for single and double-link failures in 8 × 8 2D mesh network-on-chip. By employing logic-based routing, hardware cost is also reduced, i.e., 30% in area and 29.5% in power overhead for a 16 × 16 mesh router. •Nodes affected by single and double-link failures in 2D Mesh NoC are identified.•Logic-based routing is used and logic bits to facilitate reconfiguration are presented.•A scalable routing reconfiguration which reconfigures affected nodes is provided.•Performance and hardware overhead of NoC routing reconfiguration are improved.
doi_str_mv 10.1016/j.vlsi.2020.01.005
format Article
fullrecord <record><control><sourceid>proquest_cross</sourceid><recordid>TN_cdi_proquest_journals_2439480095</recordid><sourceformat>XML</sourceformat><sourcesystem>PC</sourcesystem><els_id>S0167926019303335</els_id><sourcerecordid>2439480095</sourcerecordid><originalsourceid>FETCH-LOGICAL-c328t-999f430840601cf0561a819326c391cbf0aa575388378a47f7232ff3e3c3ecf53</originalsourceid><addsrcrecordid>eNp9kMtOwzAQRS0EEqXwA6wssSVhbOeJ2FTlKSohobK2jGO3DqldbKeof0-ismY1m3vuzByELgmkBEhx06a7LpiUAoUUSAqQH6EJqUqalDmlx2gyhMqkpgWcorMQWgAgWZlPULd8n81fb_HMYtGtnDdxvcHaeaxF38Ukuk55YeM1bvZWbIzEwjY4SNGJz05heo83KqyxVfHH-a_E2USuzRZ710djV9gr6aw2q96LaJw9RydadEFd_M0p-nh8WM6fk8Xb08t8tkgko1VM6rrWGYMqgwKI1JAXRFSkZrSQrCbyU4MQeZmzqmJlJbJSl5RRrZlikimpczZFV4ferXffvQqRt673dljJacbqrAKoxxQ9pKR3IXil-dabjfB7ToCPVnnLR6t8tMqB8MHqAN0dIDXcvzPK8yCNslI1Zng28saZ__BfqPF_9g</addsrcrecordid><sourcetype>Aggregation Database</sourcetype><iscdi>true</iscdi><recordtype>article</recordtype><pqid>2439480095</pqid></control><display><type>article</type><title>TRACK: An algorithm for fault-tolerant, dynamic and scalable 2D mesh network-on-chip routing reconfiguration</title><source>Elsevier ScienceDirect Journals</source><creator>Jain, Anugrah ; Laxmi, Vijay ; Tripathi, Meenakshi ; Gaur, Manoj Singh ; Bishnoi, Rimpy</creator><creatorcontrib>Jain, Anugrah ; Laxmi, Vijay ; Tripathi, Meenakshi ; Gaur, Manoj Singh ; Bishnoi, Rimpy</creatorcontrib><description>Network-on-chip (NoC) is a reliable and scalable on-chip interconnect solution particularly used for MPSoCs and CMPs. Increasing susceptibility of NoC to failures is becoming a new research concern. Failures in components such as on-chip link or router may disrupt the underlying routing function. Reconfiguration of routing function is required to sustain network connectivity while maintaining deadlock-freedom in event of failure(s). Existing approaches either use routing tables or meta-data or involve all network nodes for participation in the reconfiguration process. This paper proposes TRACK, an algorithm for fast and scalable routing reconfiguration. It uses logic-based routing instead of tables and identifies affected nodes (i.e., rows/columns of mesh network) by single and double-link failures. In the proposed algorithm, reconfiguration is needed only for the affected nodes and the remaining network can continue to work. TRACK outperforms the existing one and reduces latency up to 42% and improves throughput up to 22% for single and double-link failures in 8 × 8 2D mesh network-on-chip. By employing logic-based routing, hardware cost is also reduced, i.e., 30% in area and 29.5% in power overhead for a 16 × 16 mesh router. •Nodes affected by single and double-link failures in 2D Mesh NoC are identified.•Logic-based routing is used and logic bits to facilitate reconfiguration are presented.•A scalable routing reconfiguration which reconfigures affected nodes is provided.•Performance and hardware overhead of NoC routing reconfiguration are improved.</description><identifier>ISSN: 0167-9260</identifier><identifier>EISSN: 1872-7522</identifier><identifier>DOI: 10.1016/j.vlsi.2020.01.005</identifier><language>eng</language><publisher>Amsterdam: Elsevier B.V</publisher><subject>Algorithms ; Failure ; Fault tolerance ; Logic ; Network-on-chip ; Nodes ; Reconfiguration ; Reconfiguration algorithm ; Routers ; Routing ; Routing (telecommunications) ; Routing function ; Scalability ; System on chip</subject><ispartof>Integration (Amsterdam), 2020-05, Vol.72, p.92-110</ispartof><rights>2020 Elsevier B.V.</rights><rights>Copyright Elsevier BV May 2020</rights><lds50>peer_reviewed</lds50><woscitedreferencessubscribed>false</woscitedreferencessubscribed><citedby>FETCH-LOGICAL-c328t-999f430840601cf0561a819326c391cbf0aa575388378a47f7232ff3e3c3ecf53</citedby><cites>FETCH-LOGICAL-c328t-999f430840601cf0561a819326c391cbf0aa575388378a47f7232ff3e3c3ecf53</cites></display><links><openurl>$$Topenurl_article</openurl><openurlfulltext>$$Topenurlfull_article</openurlfulltext><thumbnail>$$Tsyndetics_thumb_exl</thumbnail><linktohtml>$$Uhttps://www.sciencedirect.com/science/article/pii/S0167926019303335$$EHTML$$P50$$Gelsevier$$H</linktohtml><link.rule.ids>314,776,780,3537,27901,27902,65306</link.rule.ids></links><search><creatorcontrib>Jain, Anugrah</creatorcontrib><creatorcontrib>Laxmi, Vijay</creatorcontrib><creatorcontrib>Tripathi, Meenakshi</creatorcontrib><creatorcontrib>Gaur, Manoj Singh</creatorcontrib><creatorcontrib>Bishnoi, Rimpy</creatorcontrib><title>TRACK: An algorithm for fault-tolerant, dynamic and scalable 2D mesh network-on-chip routing reconfiguration</title><title>Integration (Amsterdam)</title><description>Network-on-chip (NoC) is a reliable and scalable on-chip interconnect solution particularly used for MPSoCs and CMPs. Increasing susceptibility of NoC to failures is becoming a new research concern. Failures in components such as on-chip link or router may disrupt the underlying routing function. Reconfiguration of routing function is required to sustain network connectivity while maintaining deadlock-freedom in event of failure(s). Existing approaches either use routing tables or meta-data or involve all network nodes for participation in the reconfiguration process. This paper proposes TRACK, an algorithm for fast and scalable routing reconfiguration. It uses logic-based routing instead of tables and identifies affected nodes (i.e., rows/columns of mesh network) by single and double-link failures. In the proposed algorithm, reconfiguration is needed only for the affected nodes and the remaining network can continue to work. TRACK outperforms the existing one and reduces latency up to 42% and improves throughput up to 22% for single and double-link failures in 8 × 8 2D mesh network-on-chip. By employing logic-based routing, hardware cost is also reduced, i.e., 30% in area and 29.5% in power overhead for a 16 × 16 mesh router. •Nodes affected by single and double-link failures in 2D Mesh NoC are identified.•Logic-based routing is used and logic bits to facilitate reconfiguration are presented.•A scalable routing reconfiguration which reconfigures affected nodes is provided.•Performance and hardware overhead of NoC routing reconfiguration are improved.</description><subject>Algorithms</subject><subject>Failure</subject><subject>Fault tolerance</subject><subject>Logic</subject><subject>Network-on-chip</subject><subject>Nodes</subject><subject>Reconfiguration</subject><subject>Reconfiguration algorithm</subject><subject>Routers</subject><subject>Routing</subject><subject>Routing (telecommunications)</subject><subject>Routing function</subject><subject>Scalability</subject><subject>System on chip</subject><issn>0167-9260</issn><issn>1872-7522</issn><fulltext>true</fulltext><rsrctype>article</rsrctype><creationdate>2020</creationdate><recordtype>article</recordtype><recordid>eNp9kMtOwzAQRS0EEqXwA6wssSVhbOeJ2FTlKSohobK2jGO3DqldbKeof0-ismY1m3vuzByELgmkBEhx06a7LpiUAoUUSAqQH6EJqUqalDmlx2gyhMqkpgWcorMQWgAgWZlPULd8n81fb_HMYtGtnDdxvcHaeaxF38Ukuk55YeM1bvZWbIzEwjY4SNGJz05heo83KqyxVfHH-a_E2USuzRZ710djV9gr6aw2q96LaJw9RydadEFd_M0p-nh8WM6fk8Xb08t8tkgko1VM6rrWGYMqgwKI1JAXRFSkZrSQrCbyU4MQeZmzqmJlJbJSl5RRrZlikimpczZFV4ferXffvQqRt673dljJacbqrAKoxxQ9pKR3IXil-dabjfB7ToCPVnnLR6t8tMqB8MHqAN0dIDXcvzPK8yCNslI1Zng28saZ__BfqPF_9g</recordid><startdate>202005</startdate><enddate>202005</enddate><creator>Jain, Anugrah</creator><creator>Laxmi, Vijay</creator><creator>Tripathi, Meenakshi</creator><creator>Gaur, Manoj Singh</creator><creator>Bishnoi, Rimpy</creator><general>Elsevier B.V</general><general>Elsevier BV</general><scope>AAYXX</scope><scope>CITATION</scope><scope>7SP</scope><scope>8FD</scope><scope>L7M</scope></search><sort><creationdate>202005</creationdate><title>TRACK: An algorithm for fault-tolerant, dynamic and scalable 2D mesh network-on-chip routing reconfiguration</title><author>Jain, Anugrah ; Laxmi, Vijay ; Tripathi, Meenakshi ; Gaur, Manoj Singh ; Bishnoi, Rimpy</author></sort><facets><frbrtype>5</frbrtype><frbrgroupid>cdi_FETCH-LOGICAL-c328t-999f430840601cf0561a819326c391cbf0aa575388378a47f7232ff3e3c3ecf53</frbrgroupid><rsrctype>articles</rsrctype><prefilter>articles</prefilter><language>eng</language><creationdate>2020</creationdate><topic>Algorithms</topic><topic>Failure</topic><topic>Fault tolerance</topic><topic>Logic</topic><topic>Network-on-chip</topic><topic>Nodes</topic><topic>Reconfiguration</topic><topic>Reconfiguration algorithm</topic><topic>Routers</topic><topic>Routing</topic><topic>Routing (telecommunications)</topic><topic>Routing function</topic><topic>Scalability</topic><topic>System on chip</topic><toplevel>peer_reviewed</toplevel><toplevel>online_resources</toplevel><creatorcontrib>Jain, Anugrah</creatorcontrib><creatorcontrib>Laxmi, Vijay</creatorcontrib><creatorcontrib>Tripathi, Meenakshi</creatorcontrib><creatorcontrib>Gaur, Manoj Singh</creatorcontrib><creatorcontrib>Bishnoi, Rimpy</creatorcontrib><collection>CrossRef</collection><collection>Electronics &amp; Communications Abstracts</collection><collection>Technology Research Database</collection><collection>Advanced Technologies Database with Aerospace</collection><jtitle>Integration (Amsterdam)</jtitle></facets><delivery><delcategory>Remote Search Resource</delcategory><fulltext>fulltext</fulltext></delivery><addata><au>Jain, Anugrah</au><au>Laxmi, Vijay</au><au>Tripathi, Meenakshi</au><au>Gaur, Manoj Singh</au><au>Bishnoi, Rimpy</au><format>journal</format><genre>article</genre><ristype>JOUR</ristype><atitle>TRACK: An algorithm for fault-tolerant, dynamic and scalable 2D mesh network-on-chip routing reconfiguration</atitle><jtitle>Integration (Amsterdam)</jtitle><date>2020-05</date><risdate>2020</risdate><volume>72</volume><spage>92</spage><epage>110</epage><pages>92-110</pages><issn>0167-9260</issn><eissn>1872-7522</eissn><abstract>Network-on-chip (NoC) is a reliable and scalable on-chip interconnect solution particularly used for MPSoCs and CMPs. Increasing susceptibility of NoC to failures is becoming a new research concern. Failures in components such as on-chip link or router may disrupt the underlying routing function. Reconfiguration of routing function is required to sustain network connectivity while maintaining deadlock-freedom in event of failure(s). Existing approaches either use routing tables or meta-data or involve all network nodes for participation in the reconfiguration process. This paper proposes TRACK, an algorithm for fast and scalable routing reconfiguration. It uses logic-based routing instead of tables and identifies affected nodes (i.e., rows/columns of mesh network) by single and double-link failures. In the proposed algorithm, reconfiguration is needed only for the affected nodes and the remaining network can continue to work. TRACK outperforms the existing one and reduces latency up to 42% and improves throughput up to 22% for single and double-link failures in 8 × 8 2D mesh network-on-chip. By employing logic-based routing, hardware cost is also reduced, i.e., 30% in area and 29.5% in power overhead for a 16 × 16 mesh router. •Nodes affected by single and double-link failures in 2D Mesh NoC are identified.•Logic-based routing is used and logic bits to facilitate reconfiguration are presented.•A scalable routing reconfiguration which reconfigures affected nodes is provided.•Performance and hardware overhead of NoC routing reconfiguration are improved.</abstract><cop>Amsterdam</cop><pub>Elsevier B.V</pub><doi>10.1016/j.vlsi.2020.01.005</doi><tpages>19</tpages></addata></record>
fulltext fulltext
identifier ISSN: 0167-9260
ispartof Integration (Amsterdam), 2020-05, Vol.72, p.92-110
issn 0167-9260
1872-7522
language eng
recordid cdi_proquest_journals_2439480095
source Elsevier ScienceDirect Journals
subjects Algorithms
Failure
Fault tolerance
Logic
Network-on-chip
Nodes
Reconfiguration
Reconfiguration algorithm
Routers
Routing
Routing (telecommunications)
Routing function
Scalability
System on chip
title TRACK: An algorithm for fault-tolerant, dynamic and scalable 2D mesh network-on-chip routing reconfiguration
url https://sfx.bib-bvb.de/sfx_tum?ctx_ver=Z39.88-2004&ctx_enc=info:ofi/enc:UTF-8&ctx_tim=2025-02-02T08%3A14%3A33IST&url_ver=Z39.88-2004&url_ctx_fmt=infofi/fmt:kev:mtx:ctx&rfr_id=info:sid/primo.exlibrisgroup.com:primo3-Article-proquest_cross&rft_val_fmt=info:ofi/fmt:kev:mtx:journal&rft.genre=article&rft.atitle=TRACK:%20An%20algorithm%20for%20fault-tolerant,%20dynamic%20and%20scalable%202D%20mesh%20network-on-chip%20routing%20reconfiguration&rft.jtitle=Integration%20(Amsterdam)&rft.au=Jain,%20Anugrah&rft.date=2020-05&rft.volume=72&rft.spage=92&rft.epage=110&rft.pages=92-110&rft.issn=0167-9260&rft.eissn=1872-7522&rft_id=info:doi/10.1016/j.vlsi.2020.01.005&rft_dat=%3Cproquest_cross%3E2439480095%3C/proquest_cross%3E%3Curl%3E%3C/url%3E&disable_directlink=true&sfx.directlink=off&sfx.report_link=0&rft_id=info:oai/&rft_pqid=2439480095&rft_id=info:pmid/&rft_els_id=S0167926019303335&rfr_iscdi=true