Capacitor current imbalance and its suppression method between phase legs for three‐phase inverter

This paper proposes a method to suppress the capacitor current imbalance between the phase legs of a three‐phase inverter circuit. This circuit consists of half‐bridge modules and DC‐link capacitors closely connected to each module. It can be designed for low stray inductance between power semicondu...

Ausführliche Beschreibung

Gespeichert in:
Bibliographische Detailangaben
Veröffentlicht in:Electrical engineering in Japan 2019-03, Vol.206 (4), p.45-54
Hauptverfasser: Hirao, Takashi, Wada, Keiji, Shimizu, Toshihisa
Format: Artikel
Sprache:eng
Schlagworte:
Online-Zugang:Volltext
Tags: Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
container_end_page 54
container_issue 4
container_start_page 45
container_title Electrical engineering in Japan
container_volume 206
creator Hirao, Takashi
Wada, Keiji
Shimizu, Toshihisa
description This paper proposes a method to suppress the capacitor current imbalance between the phase legs of a three‐phase inverter circuit. This circuit consists of half‐bridge modules and DC‐link capacitors closely connected to each module. It can be designed for low stray inductance between power semiconductor devices and DC‐link capacitors in each module. However, in the conventional structure, the stray inductance between the phase legs may lead to an imbalance in the capacitor current due to the DC‐side resonance phenomenon under a higher switching frequency condition by using a SiC MOSFET. This paper presents the analyses of the equivalent circuit considering the circuit configuration, which suggests that capacitor current imbalance occurs depending on the stray inductance between phase legs. To suppress the capacitor current imbalance, a delta‐type bus bar connecting phase legs is proposed. The experiment results at 300 V and 4.6 A demonstrate the suppression effectiveness of the proposed method.
doi_str_mv 10.1002/eej.23160
format Article
fullrecord <record><control><sourceid>proquest_cross</sourceid><recordid>TN_cdi_proquest_journals_2184212364</recordid><sourceformat>XML</sourceformat><sourcesystem>PC</sourcesystem><sourcerecordid>2184212364</sourcerecordid><originalsourceid>FETCH-LOGICAL-c3580-a559ae270eced701fd3e8769885ed421a6f17cb1f93f08f289af3acd2a8884be3</originalsourceid><addsrcrecordid>eNp1kEtOwzAQQC0EEqWw4AaWWLFIO3Y-dpaoKj9VYgNry3HGJFWaBNuh6o4jcEZOQiBsWY00evNGeoRcMlgwAL5E3C54zDI4IjOWcoiyhGXHZAYJTyIhMjglZ95vAUAwIWekXOlemzp0jprBOWwDrXeFbnRrkOq2pHXw1A9979D7umvpDkPVlbTAsEdsaV9pj7TBV0_t6AiVQ_z6-JzWdfuOLqA7JydWNx4v_uacvNyun1f30ebp7mF1s4lMnEqIdJrmGrkANFgKYLaMUYoslzLFMuFMZ5YJUzCbxxak5TLXNtam5FpKmRQYz8nV5O1d9zagD2rbDa4dXyrO5GjgcZaM1PVEGdd579Cq3tU77Q6KgfqJqMaI6jfiyC4ndl83ePgfVOv143TxDYwadbM</addsrcrecordid><sourcetype>Aggregation Database</sourcetype><iscdi>true</iscdi><recordtype>article</recordtype><pqid>2184212364</pqid></control><display><type>article</type><title>Capacitor current imbalance and its suppression method between phase legs for three‐phase inverter</title><source>Wiley Online Library Journals Frontfile Complete</source><creator>Hirao, Takashi ; Wada, Keiji ; Shimizu, Toshihisa</creator><creatorcontrib>Hirao, Takashi ; Wada, Keiji ; Shimizu, Toshihisa</creatorcontrib><description>This paper proposes a method to suppress the capacitor current imbalance between the phase legs of a three‐phase inverter circuit. This circuit consists of half‐bridge modules and DC‐link capacitors closely connected to each module. It can be designed for low stray inductance between power semiconductor devices and DC‐link capacitors in each module. However, in the conventional structure, the stray inductance between the phase legs may lead to an imbalance in the capacitor current due to the DC‐side resonance phenomenon under a higher switching frequency condition by using a SiC MOSFET. This paper presents the analyses of the equivalent circuit considering the circuit configuration, which suggests that capacitor current imbalance occurs depending on the stray inductance between phase legs. To suppress the capacitor current imbalance, a delta‐type bus bar connecting phase legs is proposed. The experiment results at 300 V and 4.6 A demonstrate the suppression effectiveness of the proposed method.</description><identifier>ISSN: 0424-7760</identifier><identifier>EISSN: 1520-6416</identifier><identifier>DOI: 10.1002/eej.23160</identifier><language>eng</language><publisher>Hoboken: Wiley Subscription Services, Inc</publisher><subject>Capacitors ; Circuits ; current imbalance ; DC‐link capacitor ; Equivalent circuits ; Inductance ; Inverters ; Legs ; Modules ; MOSFETs ; Power semiconductor devices ; resonance ; stray inductance ; switching frequency</subject><ispartof>Electrical engineering in Japan, 2019-03, Vol.206 (4), p.45-54</ispartof><rights>2019 Wiley Periodicals, Inc.</rights><rights>2019 by Wiley Periodicals, Inc.</rights><lds50>peer_reviewed</lds50><oa>free_for_read</oa><woscitedreferencessubscribed>false</woscitedreferencessubscribed><cites>FETCH-LOGICAL-c3580-a559ae270eced701fd3e8769885ed421a6f17cb1f93f08f289af3acd2a8884be3</cites></display><links><openurl>$$Topenurl_article</openurl><openurlfulltext>$$Topenurlfull_article</openurlfulltext><thumbnail>$$Tsyndetics_thumb_exl</thumbnail><linktopdf>$$Uhttps://onlinelibrary.wiley.com/doi/pdf/10.1002%2Feej.23160$$EPDF$$P50$$Gwiley$$H</linktopdf><linktohtml>$$Uhttps://onlinelibrary.wiley.com/doi/full/10.1002%2Feej.23160$$EHTML$$P50$$Gwiley$$H</linktohtml><link.rule.ids>314,780,784,1416,27915,27916,45565,45566</link.rule.ids></links><search><creatorcontrib>Hirao, Takashi</creatorcontrib><creatorcontrib>Wada, Keiji</creatorcontrib><creatorcontrib>Shimizu, Toshihisa</creatorcontrib><title>Capacitor current imbalance and its suppression method between phase legs for three‐phase inverter</title><title>Electrical engineering in Japan</title><description>This paper proposes a method to suppress the capacitor current imbalance between the phase legs of a three‐phase inverter circuit. This circuit consists of half‐bridge modules and DC‐link capacitors closely connected to each module. It can be designed for low stray inductance between power semiconductor devices and DC‐link capacitors in each module. However, in the conventional structure, the stray inductance between the phase legs may lead to an imbalance in the capacitor current due to the DC‐side resonance phenomenon under a higher switching frequency condition by using a SiC MOSFET. This paper presents the analyses of the equivalent circuit considering the circuit configuration, which suggests that capacitor current imbalance occurs depending on the stray inductance between phase legs. To suppress the capacitor current imbalance, a delta‐type bus bar connecting phase legs is proposed. The experiment results at 300 V and 4.6 A demonstrate the suppression effectiveness of the proposed method.</description><subject>Capacitors</subject><subject>Circuits</subject><subject>current imbalance</subject><subject>DC‐link capacitor</subject><subject>Equivalent circuits</subject><subject>Inductance</subject><subject>Inverters</subject><subject>Legs</subject><subject>Modules</subject><subject>MOSFETs</subject><subject>Power semiconductor devices</subject><subject>resonance</subject><subject>stray inductance</subject><subject>switching frequency</subject><issn>0424-7760</issn><issn>1520-6416</issn><fulltext>true</fulltext><rsrctype>article</rsrctype><creationdate>2019</creationdate><recordtype>article</recordtype><recordid>eNp1kEtOwzAQQC0EEqWw4AaWWLFIO3Y-dpaoKj9VYgNry3HGJFWaBNuh6o4jcEZOQiBsWY00evNGeoRcMlgwAL5E3C54zDI4IjOWcoiyhGXHZAYJTyIhMjglZ95vAUAwIWekXOlemzp0jprBOWwDrXeFbnRrkOq2pHXw1A9979D7umvpDkPVlbTAsEdsaV9pj7TBV0_t6AiVQ_z6-JzWdfuOLqA7JydWNx4v_uacvNyun1f30ebp7mF1s4lMnEqIdJrmGrkANFgKYLaMUYoslzLFMuFMZ5YJUzCbxxak5TLXNtam5FpKmRQYz8nV5O1d9zagD2rbDa4dXyrO5GjgcZaM1PVEGdd579Cq3tU77Q6KgfqJqMaI6jfiyC4ndl83ePgfVOv143TxDYwadbM</recordid><startdate>201903</startdate><enddate>201903</enddate><creator>Hirao, Takashi</creator><creator>Wada, Keiji</creator><creator>Shimizu, Toshihisa</creator><general>Wiley Subscription Services, Inc</general><scope>AAYXX</scope><scope>CITATION</scope><scope>7SP</scope><scope>8FD</scope><scope>F28</scope><scope>FR3</scope><scope>L7M</scope></search><sort><creationdate>201903</creationdate><title>Capacitor current imbalance and its suppression method between phase legs for three‐phase inverter</title><author>Hirao, Takashi ; Wada, Keiji ; Shimizu, Toshihisa</author></sort><facets><frbrtype>5</frbrtype><frbrgroupid>cdi_FETCH-LOGICAL-c3580-a559ae270eced701fd3e8769885ed421a6f17cb1f93f08f289af3acd2a8884be3</frbrgroupid><rsrctype>articles</rsrctype><prefilter>articles</prefilter><language>eng</language><creationdate>2019</creationdate><topic>Capacitors</topic><topic>Circuits</topic><topic>current imbalance</topic><topic>DC‐link capacitor</topic><topic>Equivalent circuits</topic><topic>Inductance</topic><topic>Inverters</topic><topic>Legs</topic><topic>Modules</topic><topic>MOSFETs</topic><topic>Power semiconductor devices</topic><topic>resonance</topic><topic>stray inductance</topic><topic>switching frequency</topic><toplevel>peer_reviewed</toplevel><toplevel>online_resources</toplevel><creatorcontrib>Hirao, Takashi</creatorcontrib><creatorcontrib>Wada, Keiji</creatorcontrib><creatorcontrib>Shimizu, Toshihisa</creatorcontrib><collection>CrossRef</collection><collection>Electronics &amp; Communications Abstracts</collection><collection>Technology Research Database</collection><collection>ANTE: Abstracts in New Technology &amp; Engineering</collection><collection>Engineering Research Database</collection><collection>Advanced Technologies Database with Aerospace</collection><jtitle>Electrical engineering in Japan</jtitle></facets><delivery><delcategory>Remote Search Resource</delcategory><fulltext>fulltext</fulltext></delivery><addata><au>Hirao, Takashi</au><au>Wada, Keiji</au><au>Shimizu, Toshihisa</au><format>journal</format><genre>article</genre><ristype>JOUR</ristype><atitle>Capacitor current imbalance and its suppression method between phase legs for three‐phase inverter</atitle><jtitle>Electrical engineering in Japan</jtitle><date>2019-03</date><risdate>2019</risdate><volume>206</volume><issue>4</issue><spage>45</spage><epage>54</epage><pages>45-54</pages><issn>0424-7760</issn><eissn>1520-6416</eissn><abstract>This paper proposes a method to suppress the capacitor current imbalance between the phase legs of a three‐phase inverter circuit. This circuit consists of half‐bridge modules and DC‐link capacitors closely connected to each module. It can be designed for low stray inductance between power semiconductor devices and DC‐link capacitors in each module. However, in the conventional structure, the stray inductance between the phase legs may lead to an imbalance in the capacitor current due to the DC‐side resonance phenomenon under a higher switching frequency condition by using a SiC MOSFET. This paper presents the analyses of the equivalent circuit considering the circuit configuration, which suggests that capacitor current imbalance occurs depending on the stray inductance between phase legs. To suppress the capacitor current imbalance, a delta‐type bus bar connecting phase legs is proposed. The experiment results at 300 V and 4.6 A demonstrate the suppression effectiveness of the proposed method.</abstract><cop>Hoboken</cop><pub>Wiley Subscription Services, Inc</pub><doi>10.1002/eej.23160</doi><tpages>10</tpages><oa>free_for_read</oa></addata></record>
fulltext fulltext
identifier ISSN: 0424-7760
ispartof Electrical engineering in Japan, 2019-03, Vol.206 (4), p.45-54
issn 0424-7760
1520-6416
language eng
recordid cdi_proquest_journals_2184212364
source Wiley Online Library Journals Frontfile Complete
subjects Capacitors
Circuits
current imbalance
DC‐link capacitor
Equivalent circuits
Inductance
Inverters
Legs
Modules
MOSFETs
Power semiconductor devices
resonance
stray inductance
switching frequency
title Capacitor current imbalance and its suppression method between phase legs for three‐phase inverter
url https://sfx.bib-bvb.de/sfx_tum?ctx_ver=Z39.88-2004&ctx_enc=info:ofi/enc:UTF-8&ctx_tim=2025-01-15T02%3A53%3A21IST&url_ver=Z39.88-2004&url_ctx_fmt=infofi/fmt:kev:mtx:ctx&rfr_id=info:sid/primo.exlibrisgroup.com:primo3-Article-proquest_cross&rft_val_fmt=info:ofi/fmt:kev:mtx:journal&rft.genre=article&rft.atitle=Capacitor%20current%20imbalance%20and%20its%20suppression%20method%20between%20phase%20legs%20for%20three%E2%80%90phase%20inverter&rft.jtitle=Electrical%20engineering%20in%20Japan&rft.au=Hirao,%20Takashi&rft.date=2019-03&rft.volume=206&rft.issue=4&rft.spage=45&rft.epage=54&rft.pages=45-54&rft.issn=0424-7760&rft.eissn=1520-6416&rft_id=info:doi/10.1002/eej.23160&rft_dat=%3Cproquest_cross%3E2184212364%3C/proquest_cross%3E%3Curl%3E%3C/url%3E&disable_directlink=true&sfx.directlink=off&sfx.report_link=0&rft_id=info:oai/&rft_pqid=2184212364&rft_id=info:pmid/&rfr_iscdi=true