A 10.2 mW multi-mode continuous-time ΔΣ ADC with 70–87 dB DR and 0.7–10 MHz bandwidth for TD-SCDMA and LTE digital receivers

This paper presents a low power and area-efficient 3rd-order continuous-time delta-sigma (CT ΔΣ) modulator for LTE/TD-SCDMA digital receivers. In the proposed modulator, the integrators’ coefficients are programmable to meet all LTE and TD-SCDMA signal bandwidths and dynamic range requirements. More...

Ausführliche Beschreibung

Gespeichert in:
Bibliographische Detailangaben
Veröffentlicht in:Analog integrated circuits and signal processing 2016-11, Vol.89 (2), p.395-410
Hauptverfasser: Xu, Ken, Cai, Min, Dagher, Elias H., Xu, Bin, Masenten, Wesley K., Ye, Hui, Huang, Mo, He, Xiao-Yong
Format: Artikel
Sprache:eng
Schlagworte:
Online-Zugang:Volltext
Tags: Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
container_end_page 410
container_issue 2
container_start_page 395
container_title Analog integrated circuits and signal processing
container_volume 89
creator Xu, Ken
Cai, Min
Dagher, Elias H.
Xu, Bin
Masenten, Wesley K.
Ye, Hui
Huang, Mo
He, Xiao-Yong
description This paper presents a low power and area-efficient 3rd-order continuous-time delta-sigma (CT ΔΣ) modulator for LTE/TD-SCDMA digital receivers. In the proposed modulator, the integrators’ coefficients are programmable to meet all LTE and TD-SCDMA signal bandwidths and dynamic range requirements. Moreover, to meet both the high performance and low-cost requirements, the proposed analog-to-digital converter (ADC) adopts: a low-cost excess loop delay compensation method, a non-return-to-zero feedback digital-to-analog converter (DAC) which is clocked by low-noise LC phase lock loop, an on-chip tuning scheme to reduce sensitivity to bandwidth variations, and dynamic element matching 9-level DACs. The CT ΔΣ modulator is designed and fabricated in a 0.13 μm 1-poly 6-metal standard CMOS technology and occupies an active area of 0.20 mm 2 . For all signal bandwidths of LTE/TD-SCDMA standards, the proposed ADC achieves 70–87 dB dynamic range, and 66–84 dB peak SNDR with 8.4–10.2 mW power consumption under 1.5 V power supply.
doi_str_mv 10.1007/s10470-016-0852-8
format Article
fullrecord <record><control><sourceid>proquest_cross</sourceid><recordid>TN_cdi_proquest_journals_1880861256</recordid><sourceformat>XML</sourceformat><sourcesystem>PC</sourcesystem><sourcerecordid>1880861256</sourcerecordid><originalsourceid>FETCH-LOGICAL-c2318-8e98d76eba61bbd4ee1744c79f9e874fc933285289b508d10183cd1dc7e6809c3</originalsourceid><addsrcrecordid>eNp1kE9OGzEUh62qSAToAdhZ6tr0vflne5kmtCAFIUFQl9aM7aFGmRlqz4DKik1PUA4QiZvkADkEJ8FpWLDp6klP3-_39D5CDhGOEIB_CQgZBwZYMBB5wsQHMsKcpwwllx_JCGSSM4QUdsleCDcAkPAMRuTPmMaKZLVsftBmWPSONZ2xVHdt79qhGwLrXWPp-mn9TMfTCb13_U_K4eXxr-CrpflKpxe0bA2FIx53CKvl2ckDreLq3pmI1p2n8ym7nEzPxv_A2fyYGnft-nJBvdXW3VkfDshOXS6C_fQ298nVt-P55ITNzr-fTsYzppMUBRNWCsMLW5UFVpXJrEWeZZrLWlrBs1rLNE3i90JWOQiDgCLVBo3mthAgdbpPPm97b333a7ChVzfd4Nt4UqEQIApM8iJSuKW070Lwtla33jWl_60Q1Ma22tpW0bba2FYiZpJtJkS2vbb-XfN_Q6-pAILn</addsrcrecordid><sourcetype>Aggregation Database</sourcetype><iscdi>true</iscdi><recordtype>article</recordtype><pqid>1880861256</pqid></control><display><type>article</type><title>A 10.2 mW multi-mode continuous-time ΔΣ ADC with 70–87 dB DR and 0.7–10 MHz bandwidth for TD-SCDMA and LTE digital receivers</title><source>SpringerLink Journals</source><creator>Xu, Ken ; Cai, Min ; Dagher, Elias H. ; Xu, Bin ; Masenten, Wesley K. ; Ye, Hui ; Huang, Mo ; He, Xiao-Yong</creator><creatorcontrib>Xu, Ken ; Cai, Min ; Dagher, Elias H. ; Xu, Bin ; Masenten, Wesley K. ; Ye, Hui ; Huang, Mo ; He, Xiao-Yong</creatorcontrib><description>This paper presents a low power and area-efficient 3rd-order continuous-time delta-sigma (CT ΔΣ) modulator for LTE/TD-SCDMA digital receivers. In the proposed modulator, the integrators’ coefficients are programmable to meet all LTE and TD-SCDMA signal bandwidths and dynamic range requirements. Moreover, to meet both the high performance and low-cost requirements, the proposed analog-to-digital converter (ADC) adopts: a low-cost excess loop delay compensation method, a non-return-to-zero feedback digital-to-analog converter (DAC) which is clocked by low-noise LC phase lock loop, an on-chip tuning scheme to reduce sensitivity to bandwidth variations, and dynamic element matching 9-level DACs. The CT ΔΣ modulator is designed and fabricated in a 0.13 μm 1-poly 6-metal standard CMOS technology and occupies an active area of 0.20 mm 2 . For all signal bandwidths of LTE/TD-SCDMA standards, the proposed ADC achieves 70–87 dB dynamic range, and 66–84 dB peak SNDR with 8.4–10.2 mW power consumption under 1.5 V power supply.</description><identifier>ISSN: 0925-1030</identifier><identifier>EISSN: 1573-1979</identifier><identifier>DOI: 10.1007/s10470-016-0852-8</identifier><language>eng</language><publisher>New York: Springer US</publisher><subject>Analog to digital converters ; Bandwidths ; Circuits and Systems ; Digital to analog converters ; Dynamic range ; Electrical Engineering ; Engineering ; Integrators ; Low cost ; Noise reduction ; Phase locked loops ; Power consumption ; Receivers ; Signal,Image and Speech Processing</subject><ispartof>Analog integrated circuits and signal processing, 2016-11, Vol.89 (2), p.395-410</ispartof><rights>Springer Science+Business Media New York 2016</rights><rights>Copyright Springer Science &amp; Business Media 2016</rights><lds50>peer_reviewed</lds50><woscitedreferencessubscribed>false</woscitedreferencessubscribed><citedby>FETCH-LOGICAL-c2318-8e98d76eba61bbd4ee1744c79f9e874fc933285289b508d10183cd1dc7e6809c3</citedby><cites>FETCH-LOGICAL-c2318-8e98d76eba61bbd4ee1744c79f9e874fc933285289b508d10183cd1dc7e6809c3</cites><orcidid>0000-0002-7302-4578</orcidid></display><links><openurl>$$Topenurl_article</openurl><openurlfulltext>$$Topenurlfull_article</openurlfulltext><thumbnail>$$Tsyndetics_thumb_exl</thumbnail><linktopdf>$$Uhttps://link.springer.com/content/pdf/10.1007/s10470-016-0852-8$$EPDF$$P50$$Gspringer$$H</linktopdf><linktohtml>$$Uhttps://link.springer.com/10.1007/s10470-016-0852-8$$EHTML$$P50$$Gspringer$$H</linktohtml><link.rule.ids>314,776,780,27901,27902,41464,42533,51294</link.rule.ids></links><search><creatorcontrib>Xu, Ken</creatorcontrib><creatorcontrib>Cai, Min</creatorcontrib><creatorcontrib>Dagher, Elias H.</creatorcontrib><creatorcontrib>Xu, Bin</creatorcontrib><creatorcontrib>Masenten, Wesley K.</creatorcontrib><creatorcontrib>Ye, Hui</creatorcontrib><creatorcontrib>Huang, Mo</creatorcontrib><creatorcontrib>He, Xiao-Yong</creatorcontrib><title>A 10.2 mW multi-mode continuous-time ΔΣ ADC with 70–87 dB DR and 0.7–10 MHz bandwidth for TD-SCDMA and LTE digital receivers</title><title>Analog integrated circuits and signal processing</title><addtitle>Analog Integr Circ Sig Process</addtitle><description>This paper presents a low power and area-efficient 3rd-order continuous-time delta-sigma (CT ΔΣ) modulator for LTE/TD-SCDMA digital receivers. In the proposed modulator, the integrators’ coefficients are programmable to meet all LTE and TD-SCDMA signal bandwidths and dynamic range requirements. Moreover, to meet both the high performance and low-cost requirements, the proposed analog-to-digital converter (ADC) adopts: a low-cost excess loop delay compensation method, a non-return-to-zero feedback digital-to-analog converter (DAC) which is clocked by low-noise LC phase lock loop, an on-chip tuning scheme to reduce sensitivity to bandwidth variations, and dynamic element matching 9-level DACs. The CT ΔΣ modulator is designed and fabricated in a 0.13 μm 1-poly 6-metal standard CMOS technology and occupies an active area of 0.20 mm 2 . For all signal bandwidths of LTE/TD-SCDMA standards, the proposed ADC achieves 70–87 dB dynamic range, and 66–84 dB peak SNDR with 8.4–10.2 mW power consumption under 1.5 V power supply.</description><subject>Analog to digital converters</subject><subject>Bandwidths</subject><subject>Circuits and Systems</subject><subject>Digital to analog converters</subject><subject>Dynamic range</subject><subject>Electrical Engineering</subject><subject>Engineering</subject><subject>Integrators</subject><subject>Low cost</subject><subject>Noise reduction</subject><subject>Phase locked loops</subject><subject>Power consumption</subject><subject>Receivers</subject><subject>Signal,Image and Speech Processing</subject><issn>0925-1030</issn><issn>1573-1979</issn><fulltext>true</fulltext><rsrctype>article</rsrctype><creationdate>2016</creationdate><recordtype>article</recordtype><recordid>eNp1kE9OGzEUh62qSAToAdhZ6tr0vflne5kmtCAFIUFQl9aM7aFGmRlqz4DKik1PUA4QiZvkADkEJ8FpWLDp6klP3-_39D5CDhGOEIB_CQgZBwZYMBB5wsQHMsKcpwwllx_JCGSSM4QUdsleCDcAkPAMRuTPmMaKZLVsftBmWPSONZ2xVHdt79qhGwLrXWPp-mn9TMfTCb13_U_K4eXxr-CrpflKpxe0bA2FIx53CKvl2ckDreLq3pmI1p2n8ym7nEzPxv_A2fyYGnft-nJBvdXW3VkfDshOXS6C_fQ298nVt-P55ITNzr-fTsYzppMUBRNWCsMLW5UFVpXJrEWeZZrLWlrBs1rLNE3i90JWOQiDgCLVBo3mthAgdbpPPm97b333a7ChVzfd4Nt4UqEQIApM8iJSuKW070Lwtla33jWl_60Q1Ma22tpW0bba2FYiZpJtJkS2vbb-XfN_Q6-pAILn</recordid><startdate>20161101</startdate><enddate>20161101</enddate><creator>Xu, Ken</creator><creator>Cai, Min</creator><creator>Dagher, Elias H.</creator><creator>Xu, Bin</creator><creator>Masenten, Wesley K.</creator><creator>Ye, Hui</creator><creator>Huang, Mo</creator><creator>He, Xiao-Yong</creator><general>Springer US</general><general>Springer Nature B.V</general><scope>AAYXX</scope><scope>CITATION</scope><scope>7SP</scope><scope>7TG</scope><scope>8FD</scope><scope>KL.</scope><scope>L7M</scope><orcidid>https://orcid.org/0000-0002-7302-4578</orcidid></search><sort><creationdate>20161101</creationdate><title>A 10.2 mW multi-mode continuous-time ΔΣ ADC with 70–87 dB DR and 0.7–10 MHz bandwidth for TD-SCDMA and LTE digital receivers</title><author>Xu, Ken ; Cai, Min ; Dagher, Elias H. ; Xu, Bin ; Masenten, Wesley K. ; Ye, Hui ; Huang, Mo ; He, Xiao-Yong</author></sort><facets><frbrtype>5</frbrtype><frbrgroupid>cdi_FETCH-LOGICAL-c2318-8e98d76eba61bbd4ee1744c79f9e874fc933285289b508d10183cd1dc7e6809c3</frbrgroupid><rsrctype>articles</rsrctype><prefilter>articles</prefilter><language>eng</language><creationdate>2016</creationdate><topic>Analog to digital converters</topic><topic>Bandwidths</topic><topic>Circuits and Systems</topic><topic>Digital to analog converters</topic><topic>Dynamic range</topic><topic>Electrical Engineering</topic><topic>Engineering</topic><topic>Integrators</topic><topic>Low cost</topic><topic>Noise reduction</topic><topic>Phase locked loops</topic><topic>Power consumption</topic><topic>Receivers</topic><topic>Signal,Image and Speech Processing</topic><toplevel>peer_reviewed</toplevel><toplevel>online_resources</toplevel><creatorcontrib>Xu, Ken</creatorcontrib><creatorcontrib>Cai, Min</creatorcontrib><creatorcontrib>Dagher, Elias H.</creatorcontrib><creatorcontrib>Xu, Bin</creatorcontrib><creatorcontrib>Masenten, Wesley K.</creatorcontrib><creatorcontrib>Ye, Hui</creatorcontrib><creatorcontrib>Huang, Mo</creatorcontrib><creatorcontrib>He, Xiao-Yong</creatorcontrib><collection>CrossRef</collection><collection>Electronics &amp; Communications Abstracts</collection><collection>Meteorological &amp; Geoastrophysical Abstracts</collection><collection>Technology Research Database</collection><collection>Meteorological &amp; Geoastrophysical Abstracts - Academic</collection><collection>Advanced Technologies Database with Aerospace</collection><jtitle>Analog integrated circuits and signal processing</jtitle></facets><delivery><delcategory>Remote Search Resource</delcategory><fulltext>fulltext</fulltext></delivery><addata><au>Xu, Ken</au><au>Cai, Min</au><au>Dagher, Elias H.</au><au>Xu, Bin</au><au>Masenten, Wesley K.</au><au>Ye, Hui</au><au>Huang, Mo</au><au>He, Xiao-Yong</au><format>journal</format><genre>article</genre><ristype>JOUR</ristype><atitle>A 10.2 mW multi-mode continuous-time ΔΣ ADC with 70–87 dB DR and 0.7–10 MHz bandwidth for TD-SCDMA and LTE digital receivers</atitle><jtitle>Analog integrated circuits and signal processing</jtitle><stitle>Analog Integr Circ Sig Process</stitle><date>2016-11-01</date><risdate>2016</risdate><volume>89</volume><issue>2</issue><spage>395</spage><epage>410</epage><pages>395-410</pages><issn>0925-1030</issn><eissn>1573-1979</eissn><abstract>This paper presents a low power and area-efficient 3rd-order continuous-time delta-sigma (CT ΔΣ) modulator for LTE/TD-SCDMA digital receivers. In the proposed modulator, the integrators’ coefficients are programmable to meet all LTE and TD-SCDMA signal bandwidths and dynamic range requirements. Moreover, to meet both the high performance and low-cost requirements, the proposed analog-to-digital converter (ADC) adopts: a low-cost excess loop delay compensation method, a non-return-to-zero feedback digital-to-analog converter (DAC) which is clocked by low-noise LC phase lock loop, an on-chip tuning scheme to reduce sensitivity to bandwidth variations, and dynamic element matching 9-level DACs. The CT ΔΣ modulator is designed and fabricated in a 0.13 μm 1-poly 6-metal standard CMOS technology and occupies an active area of 0.20 mm 2 . For all signal bandwidths of LTE/TD-SCDMA standards, the proposed ADC achieves 70–87 dB dynamic range, and 66–84 dB peak SNDR with 8.4–10.2 mW power consumption under 1.5 V power supply.</abstract><cop>New York</cop><pub>Springer US</pub><doi>10.1007/s10470-016-0852-8</doi><tpages>16</tpages><orcidid>https://orcid.org/0000-0002-7302-4578</orcidid></addata></record>
fulltext fulltext
identifier ISSN: 0925-1030
ispartof Analog integrated circuits and signal processing, 2016-11, Vol.89 (2), p.395-410
issn 0925-1030
1573-1979
language eng
recordid cdi_proquest_journals_1880861256
source SpringerLink Journals
subjects Analog to digital converters
Bandwidths
Circuits and Systems
Digital to analog converters
Dynamic range
Electrical Engineering
Engineering
Integrators
Low cost
Noise reduction
Phase locked loops
Power consumption
Receivers
Signal,Image and Speech Processing
title A 10.2 mW multi-mode continuous-time ΔΣ ADC with 70–87 dB DR and 0.7–10 MHz bandwidth for TD-SCDMA and LTE digital receivers
url https://sfx.bib-bvb.de/sfx_tum?ctx_ver=Z39.88-2004&ctx_enc=info:ofi/enc:UTF-8&ctx_tim=2025-01-31T15%3A37%3A23IST&url_ver=Z39.88-2004&url_ctx_fmt=infofi/fmt:kev:mtx:ctx&rfr_id=info:sid/primo.exlibrisgroup.com:primo3-Article-proquest_cross&rft_val_fmt=info:ofi/fmt:kev:mtx:journal&rft.genre=article&rft.atitle=A%2010.2%C2%A0mW%20multi-mode%20continuous-time%20%CE%94%CE%A3%20ADC%20with%2070%E2%80%9387%C2%A0dB%20DR%20and%200.7%E2%80%9310%C2%A0MHz%20bandwidth%20for%20TD-SCDMA%20and%20LTE%20digital%20receivers&rft.jtitle=Analog%20integrated%20circuits%20and%20signal%20processing&rft.au=Xu,%20Ken&rft.date=2016-11-01&rft.volume=89&rft.issue=2&rft.spage=395&rft.epage=410&rft.pages=395-410&rft.issn=0925-1030&rft.eissn=1573-1979&rft_id=info:doi/10.1007/s10470-016-0852-8&rft_dat=%3Cproquest_cross%3E1880861256%3C/proquest_cross%3E%3Curl%3E%3C/url%3E&disable_directlink=true&sfx.directlink=off&sfx.report_link=0&rft_id=info:oai/&rft_pqid=1880861256&rft_id=info:pmid/&rfr_iscdi=true