Integration of functional elements of resistive nonvolative memory with 1T-1R topology

The issues related to the integration of functional elements of ReRAM memory based on resistive Pt/HfO 2 /TiN structures with transistors fabricated by CMOS technology (0.18 μm node) are discussed when placing the memory cells in metallization layers. It is shown that the formation of a ReRAM stack...

Ausführliche Beschreibung

Gespeichert in:
Bibliographische Detailangaben
Veröffentlicht in:Russian microelectronics 2016-11, Vol.45 (6), p.383-395
Hauptverfasser: Negrov, D. V., Kirtaev, R. V., Kiseleva, I. V., Kondratyuk, E. V., Shadrin, A. V., Zenkevich, A. V., Orlov, O. M., Gornev, E. S., Krasnikov, G. Ya
Format: Artikel
Sprache:eng
Schlagworte:
Online-Zugang:Volltext
Tags: Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
Beschreibung
Zusammenfassung:The issues related to the integration of functional elements of ReRAM memory based on resistive Pt/HfO 2 /TiN structures with transistors fabricated by CMOS technology (0.18 μm node) are discussed when placing the memory cells in metallization layers. It is shown that the formation of a ReRAM stack can be organized as the “back end of line” (BEOL) process. The possibility is demonstrated of writing information in fabricated 1T-1R cells at the given levels of current determined by the voltage on the transistor, which allows one to choose the required values of resistance for the ON and OFF states. The presence of a transistor makes it possible to limit the power that is scattered in a resistance-switchable structure, and makes its parameters virtually insensitive to changes in the voltage of writing. The latter circumstance makes it possible to use the same recording voltage for all devices, which makes the problem of reproducing the values for different cells in an array less acute.
ISSN:1063-7397
1608-3415
DOI:10.1134/S1063739716060056