FPGA-Based Bit Error Rate Performance Measurement of Wireless Systems

This paper presents the bit error rate (BER) performance validation of digital baseband communication systems on a field-programmable gate array (FPGA). The proposed BER tester (BERT) integrates fundamental baseband signal processing modules of a typical wireless communication system along with a re...

Ausführliche Beschreibung

Gespeichert in:
Bibliographische Detailangaben
Veröffentlicht in:IEEE transactions on very large scale integration (VLSI) systems 2014-07, Vol.22 (7), p.1583-1592
Hauptverfasser: Alimohammad, Amirhossein, Fard, Saeed Fouladi
Format: Artikel
Sprache:eng
Schlagworte:
Online-Zugang:Volltext bestellen
Tags: Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
container_end_page 1592
container_issue 7
container_start_page 1583
container_title IEEE transactions on very large scale integration (VLSI) systems
container_volume 22
creator Alimohammad, Amirhossein
Fard, Saeed Fouladi
description This paper presents the bit error rate (BER) performance validation of digital baseband communication systems on a field-programmable gate array (FPGA). The proposed BER tester (BERT) integrates fundamental baseband signal processing modules of a typical wireless communication system along with a realistic fading channel simulator and an accurate Gaussian noise generator onto a single FPGA to provide an accelerated and repeatable test environment in a laboratory setting. Using a developed graphical user interface, the error rate performance of single- and multiple-antenna systems over a wide range of parameters can be rapidly evaluated. The FPGA-based BERT should reduce the need for time-consuming software-based simulations, hence increasing the productivity. This FPGA-based solution is significantly more cost effective than conventional performance measurements made using expensive commercially available test equipment and channel simulators.
doi_str_mv 10.1109/TVLSI.2013.2276010
format Article
fullrecord <record><control><sourceid>proquest_RIE</sourceid><recordid>TN_cdi_proquest_journals_1546084059</recordid><sourceformat>XML</sourceformat><sourcesystem>PC</sourcesystem><ieee_id>6583269</ieee_id><sourcerecordid>1671504875</sourcerecordid><originalsourceid>FETCH-LOGICAL-c361t-40f8602a07e3c4a7f4f9719e5064dec16e937c5fbb1048e4deaad8b2847a9c113</originalsourceid><addsrcrecordid>eNpdkE1PwkAQhhujiYj-Ab008eKlONPuR_cIBJAEIxHU42Yp06SkH7jbHvj3LkI8OJeZTJ53MnmC4B5hgAjqef25WM0HMWAyiGMpAOEi6CHnMlK-Lv0MIonSGOE6uHFuB4CMKegFk-lyNoxGxtE2HBVtOLG2seG7aSlcks0bW5k6o_CVjOssVVS3YZOHX4WlkpwLVwfXUuVug6vclI7uzr0ffEwn6_FLtHibzcfDRZQlAtuIQZ4KiA1ISjJmZM5yJVERB8G2lKEglciM55sNAkvJ74zZpps4ZdKoDDHpB0-nu3vbfHfkWl0VLqOyNDU1ndMoJHIfldyjj__QXdPZ2n-nkTMBKQOuPBWfqMw2zlnK9d4WlbEHjaCPZvWvWX00q89mfejhFCqI6C8geJrEQiU_dC5zHQ</addsrcrecordid><sourcetype>Aggregation Database</sourcetype><iscdi>true</iscdi><recordtype>article</recordtype><pqid>1546084059</pqid></control><display><type>article</type><title>FPGA-Based Bit Error Rate Performance Measurement of Wireless Systems</title><source>IEEE Electronic Library (IEL)</source><creator>Alimohammad, Amirhossein ; Fard, Saeed Fouladi</creator><creatorcontrib>Alimohammad, Amirhossein ; Fard, Saeed Fouladi</creatorcontrib><description>This paper presents the bit error rate (BER) performance validation of digital baseband communication systems on a field-programmable gate array (FPGA). The proposed BER tester (BERT) integrates fundamental baseband signal processing modules of a typical wireless communication system along with a realistic fading channel simulator and an accurate Gaussian noise generator onto a single FPGA to provide an accelerated and repeatable test environment in a laboratory setting. Using a developed graphical user interface, the error rate performance of single- and multiple-antenna systems over a wide range of parameters can be rapidly evaluated. The FPGA-based BERT should reduce the need for time-consuming software-based simulations, hence increasing the productivity. This FPGA-based solution is significantly more cost effective than conventional performance measurements made using expensive commercially available test equipment and channel simulators.</description><identifier>ISSN: 1063-8210</identifier><identifier>EISSN: 1557-9999</identifier><identifier>DOI: 10.1109/TVLSI.2013.2276010</identifier><identifier>CODEN: IEVSE9</identifier><language>eng</language><publisher>New York: IEEE</publisher><subject>Baseband ; Baseband performance validation ; Bit error rate ; bit-error rate tester (BERT) ; Channels ; Correlation ; Fading ; fading channel simulation ; Field programmable gate arrays ; field-programmable gate array (FPGA) ; Gaussian noise generator (GNG) ; Generators ; Golay code ; maximum likelihood (ML) ; MIMO ; Noise generators ; Performance measurement ; Simulation ; Very large scale integration</subject><ispartof>IEEE transactions on very large scale integration (VLSI) systems, 2014-07, Vol.22 (7), p.1583-1592</ispartof><rights>Copyright The Institute of Electrical and Electronics Engineers, Inc. (IEEE) Jul 2014</rights><lds50>peer_reviewed</lds50><woscitedreferencessubscribed>false</woscitedreferencessubscribed><citedby>FETCH-LOGICAL-c361t-40f8602a07e3c4a7f4f9719e5064dec16e937c5fbb1048e4deaad8b2847a9c113</citedby><cites>FETCH-LOGICAL-c361t-40f8602a07e3c4a7f4f9719e5064dec16e937c5fbb1048e4deaad8b2847a9c113</cites></display><links><openurl>$$Topenurl_article</openurl><openurlfulltext>$$Topenurlfull_article</openurlfulltext><thumbnail>$$Tsyndetics_thumb_exl</thumbnail><linktohtml>$$Uhttps://ieeexplore.ieee.org/document/6583269$$EHTML$$P50$$Gieee$$H</linktohtml><link.rule.ids>314,780,784,796,27924,27925,54758</link.rule.ids><linktorsrc>$$Uhttps://ieeexplore.ieee.org/document/6583269$$EView_record_in_IEEE$$FView_record_in_$$GIEEE</linktorsrc></links><search><creatorcontrib>Alimohammad, Amirhossein</creatorcontrib><creatorcontrib>Fard, Saeed Fouladi</creatorcontrib><title>FPGA-Based Bit Error Rate Performance Measurement of Wireless Systems</title><title>IEEE transactions on very large scale integration (VLSI) systems</title><addtitle>TVLSI</addtitle><description>This paper presents the bit error rate (BER) performance validation of digital baseband communication systems on a field-programmable gate array (FPGA). The proposed BER tester (BERT) integrates fundamental baseband signal processing modules of a typical wireless communication system along with a realistic fading channel simulator and an accurate Gaussian noise generator onto a single FPGA to provide an accelerated and repeatable test environment in a laboratory setting. Using a developed graphical user interface, the error rate performance of single- and multiple-antenna systems over a wide range of parameters can be rapidly evaluated. The FPGA-based BERT should reduce the need for time-consuming software-based simulations, hence increasing the productivity. This FPGA-based solution is significantly more cost effective than conventional performance measurements made using expensive commercially available test equipment and channel simulators.</description><subject>Baseband</subject><subject>Baseband performance validation</subject><subject>Bit error rate</subject><subject>bit-error rate tester (BERT)</subject><subject>Channels</subject><subject>Correlation</subject><subject>Fading</subject><subject>fading channel simulation</subject><subject>Field programmable gate arrays</subject><subject>field-programmable gate array (FPGA)</subject><subject>Gaussian noise generator (GNG)</subject><subject>Generators</subject><subject>Golay code</subject><subject>maximum likelihood (ML)</subject><subject>MIMO</subject><subject>Noise generators</subject><subject>Performance measurement</subject><subject>Simulation</subject><subject>Very large scale integration</subject><issn>1063-8210</issn><issn>1557-9999</issn><fulltext>true</fulltext><rsrctype>article</rsrctype><creationdate>2014</creationdate><recordtype>article</recordtype><sourceid>RIE</sourceid><recordid>eNpdkE1PwkAQhhujiYj-Ab008eKlONPuR_cIBJAEIxHU42Yp06SkH7jbHvj3LkI8OJeZTJ53MnmC4B5hgAjqef25WM0HMWAyiGMpAOEi6CHnMlK-Lv0MIonSGOE6uHFuB4CMKegFk-lyNoxGxtE2HBVtOLG2seG7aSlcks0bW5k6o_CVjOssVVS3YZOHX4WlkpwLVwfXUuVug6vclI7uzr0ffEwn6_FLtHibzcfDRZQlAtuIQZ4KiA1ISjJmZM5yJVERB8G2lKEglciM55sNAkvJ74zZpps4ZdKoDDHpB0-nu3vbfHfkWl0VLqOyNDU1ndMoJHIfldyjj__QXdPZ2n-nkTMBKQOuPBWfqMw2zlnK9d4WlbEHjaCPZvWvWX00q89mfejhFCqI6C8geJrEQiU_dC5zHQ</recordid><startdate>20140701</startdate><enddate>20140701</enddate><creator>Alimohammad, Amirhossein</creator><creator>Fard, Saeed Fouladi</creator><general>IEEE</general><general>The Institute of Electrical and Electronics Engineers, Inc. (IEEE)</general><scope>97E</scope><scope>RIA</scope><scope>RIE</scope><scope>AAYXX</scope><scope>CITATION</scope><scope>7SP</scope><scope>8FD</scope><scope>L7M</scope><scope>F28</scope><scope>FR3</scope></search><sort><creationdate>20140701</creationdate><title>FPGA-Based Bit Error Rate Performance Measurement of Wireless Systems</title><author>Alimohammad, Amirhossein ; Fard, Saeed Fouladi</author></sort><facets><frbrtype>5</frbrtype><frbrgroupid>cdi_FETCH-LOGICAL-c361t-40f8602a07e3c4a7f4f9719e5064dec16e937c5fbb1048e4deaad8b2847a9c113</frbrgroupid><rsrctype>articles</rsrctype><prefilter>articles</prefilter><language>eng</language><creationdate>2014</creationdate><topic>Baseband</topic><topic>Baseband performance validation</topic><topic>Bit error rate</topic><topic>bit-error rate tester (BERT)</topic><topic>Channels</topic><topic>Correlation</topic><topic>Fading</topic><topic>fading channel simulation</topic><topic>Field programmable gate arrays</topic><topic>field-programmable gate array (FPGA)</topic><topic>Gaussian noise generator (GNG)</topic><topic>Generators</topic><topic>Golay code</topic><topic>maximum likelihood (ML)</topic><topic>MIMO</topic><topic>Noise generators</topic><topic>Performance measurement</topic><topic>Simulation</topic><topic>Very large scale integration</topic><toplevel>peer_reviewed</toplevel><toplevel>online_resources</toplevel><creatorcontrib>Alimohammad, Amirhossein</creatorcontrib><creatorcontrib>Fard, Saeed Fouladi</creatorcontrib><collection>IEEE All-Society Periodicals Package (ASPP) 2005-present</collection><collection>IEEE All-Society Periodicals Package (ASPP) 1998-Present</collection><collection>IEEE Electronic Library (IEL)</collection><collection>CrossRef</collection><collection>Electronics &amp; Communications Abstracts</collection><collection>Technology Research Database</collection><collection>Advanced Technologies Database with Aerospace</collection><collection>ANTE: Abstracts in New Technology &amp; Engineering</collection><collection>Engineering Research Database</collection><jtitle>IEEE transactions on very large scale integration (VLSI) systems</jtitle></facets><delivery><delcategory>Remote Search Resource</delcategory><fulltext>fulltext_linktorsrc</fulltext></delivery><addata><au>Alimohammad, Amirhossein</au><au>Fard, Saeed Fouladi</au><format>journal</format><genre>article</genre><ristype>JOUR</ristype><atitle>FPGA-Based Bit Error Rate Performance Measurement of Wireless Systems</atitle><jtitle>IEEE transactions on very large scale integration (VLSI) systems</jtitle><stitle>TVLSI</stitle><date>2014-07-01</date><risdate>2014</risdate><volume>22</volume><issue>7</issue><spage>1583</spage><epage>1592</epage><pages>1583-1592</pages><issn>1063-8210</issn><eissn>1557-9999</eissn><coden>IEVSE9</coden><abstract>This paper presents the bit error rate (BER) performance validation of digital baseband communication systems on a field-programmable gate array (FPGA). The proposed BER tester (BERT) integrates fundamental baseband signal processing modules of a typical wireless communication system along with a realistic fading channel simulator and an accurate Gaussian noise generator onto a single FPGA to provide an accelerated and repeatable test environment in a laboratory setting. Using a developed graphical user interface, the error rate performance of single- and multiple-antenna systems over a wide range of parameters can be rapidly evaluated. The FPGA-based BERT should reduce the need for time-consuming software-based simulations, hence increasing the productivity. This FPGA-based solution is significantly more cost effective than conventional performance measurements made using expensive commercially available test equipment and channel simulators.</abstract><cop>New York</cop><pub>IEEE</pub><doi>10.1109/TVLSI.2013.2276010</doi><tpages>10</tpages></addata></record>
fulltext fulltext_linktorsrc
identifier ISSN: 1063-8210
ispartof IEEE transactions on very large scale integration (VLSI) systems, 2014-07, Vol.22 (7), p.1583-1592
issn 1063-8210
1557-9999
language eng
recordid cdi_proquest_journals_1546084059
source IEEE Electronic Library (IEL)
subjects Baseband
Baseband performance validation
Bit error rate
bit-error rate tester (BERT)
Channels
Correlation
Fading
fading channel simulation
Field programmable gate arrays
field-programmable gate array (FPGA)
Gaussian noise generator (GNG)
Generators
Golay code
maximum likelihood (ML)
MIMO
Noise generators
Performance measurement
Simulation
Very large scale integration
title FPGA-Based Bit Error Rate Performance Measurement of Wireless Systems
url https://sfx.bib-bvb.de/sfx_tum?ctx_ver=Z39.88-2004&ctx_enc=info:ofi/enc:UTF-8&ctx_tim=2024-12-26T21%3A24%3A53IST&url_ver=Z39.88-2004&url_ctx_fmt=infofi/fmt:kev:mtx:ctx&rfr_id=info:sid/primo.exlibrisgroup.com:primo3-Article-proquest_RIE&rft_val_fmt=info:ofi/fmt:kev:mtx:journal&rft.genre=article&rft.atitle=FPGA-Based%20Bit%20Error%20Rate%20Performance%20Measurement%20of%20Wireless%20Systems&rft.jtitle=IEEE%20transactions%20on%20very%20large%20scale%20integration%20(VLSI)%20systems&rft.au=Alimohammad,%20Amirhossein&rft.date=2014-07-01&rft.volume=22&rft.issue=7&rft.spage=1583&rft.epage=1592&rft.pages=1583-1592&rft.issn=1063-8210&rft.eissn=1557-9999&rft.coden=IEVSE9&rft_id=info:doi/10.1109/TVLSI.2013.2276010&rft_dat=%3Cproquest_RIE%3E1671504875%3C/proquest_RIE%3E%3Curl%3E%3C/url%3E&disable_directlink=true&sfx.directlink=off&sfx.report_link=0&rft_id=info:oai/&rft_pqid=1546084059&rft_id=info:pmid/&rft_ieee_id=6583269&rfr_iscdi=true