A test chip design for detecting thin-film cracking in integrated circuits
A reliability problem associated with integrated circuit assembly in molded plastic packages involves cracking in the deposited thin film layers on the top silicon surface. During thermal cycle testing, thermomechanical stresses resulting from differences in expansion coefficient can cause large rel...
Gespeichert in:
Veröffentlicht in: | IEEE transactions on components, packaging, and manufacturing technology. Part B, Advanced packaging packaging, and manufacturing technology. Part B, Advanced packaging, 1995-08, Vol.18 (3), p.478-484 |
---|---|
Hauptverfasser: | , , |
Format: | Artikel |
Sprache: | eng |
Schlagworte: | |
Online-Zugang: | Volltext bestellen |
Tags: |
Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
|
container_end_page | 484 |
---|---|
container_issue | 3 |
container_start_page | 478 |
container_title | IEEE transactions on components, packaging, and manufacturing technology. Part B, Advanced packaging |
container_volume | 18 |
creator | Gee, S.A. Johnson, M.R. Chen, K.L. |
description | A reliability problem associated with integrated circuit assembly in molded plastic packages involves cracking in the deposited thin film layers on the top silicon surface. During thermal cycle testing, thermomechanical stresses resulting from differences in expansion coefficient can cause large relative displacements at the silicon/mold compound interface. The resulting die surface shear stresses are heavily concentrated at the corners and edges of the silicon die. These shear stresses can result in critical stress concentrations in the brittle passivation and interlayer dielectric films. This paper will report on a test chip design involving a matrix of crossing metal traces. This test chip has been designed to be sensitive to electrical leakage problems associated with thin film cracking. Two important quantities are measured. The first is electrical failure rate, which is determined as a function of metal width and proximity to the corners and edges of the die. The second is the extent over which cracking in the thin film layers progresses into the interior of the die. When overlaid on simple linear elastic finite elements models of stress, this locus of failure tends to follow lines of constant shear stress. This allows the assignment of a nominal stress value, critical in the collapse of microscopic thin film structures.< > |
doi_str_mv | 10.1109/96.404105 |
format | Article |
fullrecord | <record><control><sourceid>pascalfrancis_RIE</sourceid><recordid>TN_cdi_pascalfrancis_primary_3635863</recordid><sourceformat>XML</sourceformat><sourcesystem>PC</sourcesystem><ieee_id>404105</ieee_id><sourcerecordid>3635863</sourcerecordid><originalsourceid>FETCH-LOGICAL-c275t-7aa372eb16ba5cb6392239404142791a68be9c7ce6503320e35fda133b23e2ee3</originalsourceid><addsrcrecordid>eNo9kL1PwzAQxS0EEqUwsDJ5YGFIsX2xE49VxacqscAcOddLa0jTyDYD_z2JUlU66Z7ufvd0eozdSrGQUthHaxa5yKXQZ2wmtS4zMKU5H7QoRGZLm1-yqxi_hRCgQc7Y-5Inionjzvd8Q9FvO94cwiATYfLdlqed77LGt3uOweHPOPLdUIm2wSXacPQBf32K1-yicW2km2Ofs6_np8_Va7b-eHlbLdcZqkKnrHAOCkW1NLXTWBuwSoEdn85VYaUzZU0WCySjBYASBLrZOAlQKyBFBHP2MPliOMQYqKn64Pcu_FVSVGMIlTXVFMLA3k9s7yK6tgmuQx9PB2BAlwYG7G7CPBGdtkePf9YGYwk</addsrcrecordid><sourcetype>Aggregation Database</sourcetype><iscdi>true</iscdi><recordtype>article</recordtype></control><display><type>article</type><title>A test chip design for detecting thin-film cracking in integrated circuits</title><source>IEEE Electronic Library (IEL)</source><creator>Gee, S.A. ; Johnson, M.R. ; Chen, K.L.</creator><creatorcontrib>Gee, S.A. ; Johnson, M.R. ; Chen, K.L.</creatorcontrib><description>A reliability problem associated with integrated circuit assembly in molded plastic packages involves cracking in the deposited thin film layers on the top silicon surface. During thermal cycle testing, thermomechanical stresses resulting from differences in expansion coefficient can cause large relative displacements at the silicon/mold compound interface. The resulting die surface shear stresses are heavily concentrated at the corners and edges of the silicon die. These shear stresses can result in critical stress concentrations in the brittle passivation and interlayer dielectric films. This paper will report on a test chip design involving a matrix of crossing metal traces. This test chip has been designed to be sensitive to electrical leakage problems associated with thin film cracking. Two important quantities are measured. The first is electrical failure rate, which is determined as a function of metal width and proximity to the corners and edges of the die. The second is the extent over which cracking in the thin film layers progresses into the interior of the die. When overlaid on simple linear elastic finite elements models of stress, this locus of failure tends to follow lines of constant shear stress. This allows the assignment of a nominal stress value, critical in the collapse of microscopic thin film structures.< ></description><identifier>ISSN: 1070-9894</identifier><identifier>EISSN: 1558-3686</identifier><identifier>DOI: 10.1109/96.404105</identifier><identifier>CODEN: IMTBE4</identifier><language>eng</language><publisher>New York, NY: IEEE</publisher><subject>Applied sciences ; Assembly ; Chip scale packaging ; Circuit testing ; Electronics ; Exact sciences and technology ; Integrated circuit reliability ; Plastic films ; Silicon ; Surface cracks ; Testing, measurement, noise and reliability ; Thermal stresses ; Thin film circuits ; Transistors</subject><ispartof>IEEE transactions on components, packaging, and manufacturing technology. Part B, Advanced packaging, 1995-08, Vol.18 (3), p.478-484</ispartof><rights>1995 INIST-CNRS</rights><woscitedreferencessubscribed>false</woscitedreferencessubscribed><citedby>FETCH-LOGICAL-c275t-7aa372eb16ba5cb6392239404142791a68be9c7ce6503320e35fda133b23e2ee3</citedby><cites>FETCH-LOGICAL-c275t-7aa372eb16ba5cb6392239404142791a68be9c7ce6503320e35fda133b23e2ee3</cites></display><links><openurl>$$Topenurl_article</openurl><openurlfulltext>$$Topenurlfull_article</openurlfulltext><thumbnail>$$Tsyndetics_thumb_exl</thumbnail><linktohtml>$$Uhttps://ieeexplore.ieee.org/document/404105$$EHTML$$P50$$Gieee$$H</linktohtml><link.rule.ids>309,310,314,777,781,786,787,793,23911,23912,25121,27905,27906,54739</link.rule.ids><linktorsrc>$$Uhttps://ieeexplore.ieee.org/document/404105$$EView_record_in_IEEE$$FView_record_in_$$GIEEE</linktorsrc><backlink>$$Uhttp://pascal-francis.inist.fr/vibad/index.php?action=getRecordDetail&idt=3635863$$DView record in Pascal Francis$$Hfree_for_read</backlink></links><search><creatorcontrib>Gee, S.A.</creatorcontrib><creatorcontrib>Johnson, M.R.</creatorcontrib><creatorcontrib>Chen, K.L.</creatorcontrib><title>A test chip design for detecting thin-film cracking in integrated circuits</title><title>IEEE transactions on components, packaging, and manufacturing technology. Part B, Advanced packaging</title><addtitle>T-CPMB</addtitle><description>A reliability problem associated with integrated circuit assembly in molded plastic packages involves cracking in the deposited thin film layers on the top silicon surface. During thermal cycle testing, thermomechanical stresses resulting from differences in expansion coefficient can cause large relative displacements at the silicon/mold compound interface. The resulting die surface shear stresses are heavily concentrated at the corners and edges of the silicon die. These shear stresses can result in critical stress concentrations in the brittle passivation and interlayer dielectric films. This paper will report on a test chip design involving a matrix of crossing metal traces. This test chip has been designed to be sensitive to electrical leakage problems associated with thin film cracking. Two important quantities are measured. The first is electrical failure rate, which is determined as a function of metal width and proximity to the corners and edges of the die. The second is the extent over which cracking in the thin film layers progresses into the interior of the die. When overlaid on simple linear elastic finite elements models of stress, this locus of failure tends to follow lines of constant shear stress. This allows the assignment of a nominal stress value, critical in the collapse of microscopic thin film structures.< ></description><subject>Applied sciences</subject><subject>Assembly</subject><subject>Chip scale packaging</subject><subject>Circuit testing</subject><subject>Electronics</subject><subject>Exact sciences and technology</subject><subject>Integrated circuit reliability</subject><subject>Plastic films</subject><subject>Silicon</subject><subject>Surface cracks</subject><subject>Testing, measurement, noise and reliability</subject><subject>Thermal stresses</subject><subject>Thin film circuits</subject><subject>Transistors</subject><issn>1070-9894</issn><issn>1558-3686</issn><fulltext>true</fulltext><rsrctype>article</rsrctype><creationdate>1995</creationdate><recordtype>article</recordtype><recordid>eNo9kL1PwzAQxS0EEqUwsDJ5YGFIsX2xE49VxacqscAcOddLa0jTyDYD_z2JUlU66Z7ufvd0eozdSrGQUthHaxa5yKXQZ2wmtS4zMKU5H7QoRGZLm1-yqxi_hRCgQc7Y-5Inionjzvd8Q9FvO94cwiATYfLdlqed77LGt3uOweHPOPLdUIm2wSXacPQBf32K1-yicW2km2Ofs6_np8_Va7b-eHlbLdcZqkKnrHAOCkW1NLXTWBuwSoEdn85VYaUzZU0WCySjBYASBLrZOAlQKyBFBHP2MPliOMQYqKn64Pcu_FVSVGMIlTXVFMLA3k9s7yK6tgmuQx9PB2BAlwYG7G7CPBGdtkePf9YGYwk</recordid><startdate>19950801</startdate><enddate>19950801</enddate><creator>Gee, S.A.</creator><creator>Johnson, M.R.</creator><creator>Chen, K.L.</creator><general>IEEE</general><general>Institute of Electrical and Electronics Engineers</general><scope>IQODW</scope><scope>AAYXX</scope><scope>CITATION</scope></search><sort><creationdate>19950801</creationdate><title>A test chip design for detecting thin-film cracking in integrated circuits</title><author>Gee, S.A. ; Johnson, M.R. ; Chen, K.L.</author></sort><facets><frbrtype>5</frbrtype><frbrgroupid>cdi_FETCH-LOGICAL-c275t-7aa372eb16ba5cb6392239404142791a68be9c7ce6503320e35fda133b23e2ee3</frbrgroupid><rsrctype>articles</rsrctype><prefilter>articles</prefilter><language>eng</language><creationdate>1995</creationdate><topic>Applied sciences</topic><topic>Assembly</topic><topic>Chip scale packaging</topic><topic>Circuit testing</topic><topic>Electronics</topic><topic>Exact sciences and technology</topic><topic>Integrated circuit reliability</topic><topic>Plastic films</topic><topic>Silicon</topic><topic>Surface cracks</topic><topic>Testing, measurement, noise and reliability</topic><topic>Thermal stresses</topic><topic>Thin film circuits</topic><topic>Transistors</topic><toplevel>online_resources</toplevel><creatorcontrib>Gee, S.A.</creatorcontrib><creatorcontrib>Johnson, M.R.</creatorcontrib><creatorcontrib>Chen, K.L.</creatorcontrib><collection>Pascal-Francis</collection><collection>CrossRef</collection><jtitle>IEEE transactions on components, packaging, and manufacturing technology. Part B, Advanced packaging</jtitle></facets><delivery><delcategory>Remote Search Resource</delcategory><fulltext>fulltext_linktorsrc</fulltext></delivery><addata><au>Gee, S.A.</au><au>Johnson, M.R.</au><au>Chen, K.L.</au><format>journal</format><genre>article</genre><ristype>JOUR</ristype><atitle>A test chip design for detecting thin-film cracking in integrated circuits</atitle><jtitle>IEEE transactions on components, packaging, and manufacturing technology. Part B, Advanced packaging</jtitle><stitle>T-CPMB</stitle><date>1995-08-01</date><risdate>1995</risdate><volume>18</volume><issue>3</issue><spage>478</spage><epage>484</epage><pages>478-484</pages><issn>1070-9894</issn><eissn>1558-3686</eissn><coden>IMTBE4</coden><abstract>A reliability problem associated with integrated circuit assembly in molded plastic packages involves cracking in the deposited thin film layers on the top silicon surface. During thermal cycle testing, thermomechanical stresses resulting from differences in expansion coefficient can cause large relative displacements at the silicon/mold compound interface. The resulting die surface shear stresses are heavily concentrated at the corners and edges of the silicon die. These shear stresses can result in critical stress concentrations in the brittle passivation and interlayer dielectric films. This paper will report on a test chip design involving a matrix of crossing metal traces. This test chip has been designed to be sensitive to electrical leakage problems associated with thin film cracking. Two important quantities are measured. The first is electrical failure rate, which is determined as a function of metal width and proximity to the corners and edges of the die. The second is the extent over which cracking in the thin film layers progresses into the interior of the die. When overlaid on simple linear elastic finite elements models of stress, this locus of failure tends to follow lines of constant shear stress. This allows the assignment of a nominal stress value, critical in the collapse of microscopic thin film structures.< ></abstract><cop>New York, NY</cop><pub>IEEE</pub><doi>10.1109/96.404105</doi><tpages>7</tpages></addata></record> |
fulltext | fulltext_linktorsrc |
identifier | ISSN: 1070-9894 |
ispartof | IEEE transactions on components, packaging, and manufacturing technology. Part B, Advanced packaging, 1995-08, Vol.18 (3), p.478-484 |
issn | 1070-9894 1558-3686 |
language | eng |
recordid | cdi_pascalfrancis_primary_3635863 |
source | IEEE Electronic Library (IEL) |
subjects | Applied sciences Assembly Chip scale packaging Circuit testing Electronics Exact sciences and technology Integrated circuit reliability Plastic films Silicon Surface cracks Testing, measurement, noise and reliability Thermal stresses Thin film circuits Transistors |
title | A test chip design for detecting thin-film cracking in integrated circuits |
url | https://sfx.bib-bvb.de/sfx_tum?ctx_ver=Z39.88-2004&ctx_enc=info:ofi/enc:UTF-8&ctx_tim=2025-01-17T12%3A21%3A30IST&url_ver=Z39.88-2004&url_ctx_fmt=infofi/fmt:kev:mtx:ctx&rfr_id=info:sid/primo.exlibrisgroup.com:primo3-Article-pascalfrancis_RIE&rft_val_fmt=info:ofi/fmt:kev:mtx:journal&rft.genre=article&rft.atitle=A%20test%20chip%20design%20for%20detecting%20thin-film%20cracking%20in%20integrated%20circuits&rft.jtitle=IEEE%20transactions%20on%20components,%20packaging,%20and%20manufacturing%20technology.%20Part%20B,%20Advanced%20packaging&rft.au=Gee,%20S.A.&rft.date=1995-08-01&rft.volume=18&rft.issue=3&rft.spage=478&rft.epage=484&rft.pages=478-484&rft.issn=1070-9894&rft.eissn=1558-3686&rft.coden=IMTBE4&rft_id=info:doi/10.1109/96.404105&rft_dat=%3Cpascalfrancis_RIE%3E3635863%3C/pascalfrancis_RIE%3E%3Curl%3E%3C/url%3E&disable_directlink=true&sfx.directlink=off&sfx.report_link=0&rft_id=info:oai/&rft_id=info:pmid/&rft_ieee_id=404105&rfr_iscdi=true |