Network-on-Chip: Architecture, Optimization, and Design Explorations
Limitations of bus-based interconnections related to scalability, latency, bandwidth, and power consumption for supporting the related huge number of on-chip resources result in a communication bottleneck. These challenges can be efficiently addressed with the implementation of a network-on-chip (No...
Gespeichert in:
Format: | Buch |
---|---|
Sprache: | eng |
Schlagworte: | |
Online-Zugang: | Volltext |
Tags: |
Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
|
container_end_page | |
---|---|
container_issue | |
container_start_page | |
container_title | |
container_volume | |
description | Limitations of bus-based interconnections related to scalability, latency, bandwidth, and power consumption for supporting the related huge number of on-chip resources result in a communication bottleneck. These challenges can be efficiently addressed with the implementation of a network-on-chip (NoC) system. This book gives a detailed analysis of various on-chip communication architectures and covers different areas of NoCs such as potentials, architecture, technical challenges, optimization, design explorations, and research directions. In addition, it discusses current and future trends that could make an impactful and meaningful contribution to the research and design of on-chip communications and NoC systems. |
doi_str_mv | 10.5772/intechopen.91110 |
format | Book |
fullrecord | <record><control><sourceid>oapen</sourceid><recordid>TN_cdi_oapen_doabooks_90239</recordid><sourceformat>XML</sourceformat><sourcesystem>PC</sourcesystem><sourcerecordid>90239</sourcerecordid><originalsourceid>FETCH-LOGICAL-g2826-bccf6a61e4087c7d25afce2d59b3a28efcf6d380e64ce4ead47c4f8b6742070c3</originalsourceid><addsrcrecordid>eNotjk1LAzEQQANSUNrFq-BvSJ2ZZDPJsSx-QakXPZdsMrFrZbN0C_59C3p6hwePp9QdwrplpodhPEs61EnGdUBEuFJNYI_eBOexDXStmnn-AgAKDhjxRt3u5PxTT0ddR90dhmmlFiV-z9L8c6k-nh7fuxe9fXt-7TZb_UmenO5TKi46FAueE2dqY0lCuQ29ieSlXHQ2HsTZJFZitpxs8b1jS8CQzFLd_3VrvNzuc419rcd5H4BMML8zFDif</addsrcrecordid><sourcetype>Publisher</sourcetype><iscdi>true</iscdi><recordtype>book</recordtype></control><display><type>book</type><title>Network-on-Chip: Architecture, Optimization, and Design Explorations</title><source>InTech Open Access Books</source><source>DOAB: Directory of Open Access Books</source><contributor>Aboderin, Oluyomi ; Teixeira, António L ; Muga, Nelson J ; Alimi, Isiaka A</contributor><creatorcontrib>Aboderin, Oluyomi ; Teixeira, António L ; Muga, Nelson J ; Alimi, Isiaka A</creatorcontrib><description>Limitations of bus-based interconnections related to scalability, latency, bandwidth, and power consumption for supporting the related huge number of on-chip resources result in a communication bottleneck. These challenges can be efficiently addressed with the implementation of a network-on-chip (NoC) system. This book gives a detailed analysis of various on-chip communication architectures and covers different areas of NoCs such as potentials, architecture, technical challenges, optimization, design explorations, and research directions. In addition, it discusses current and future trends that could make an impactful and meaningful contribution to the research and design of on-chip communications and NoC systems.</description><identifier>ISBN: 9781839681592</identifier><identifier>ISBN: 1839681594</identifier><identifier>ISBN: 1839681489</identifier><identifier>ISBN: 9781839681585</identifier><identifier>ISBN: 9781839681486</identifier><identifier>ISBN: 1839681586</identifier><identifier>DOI: 10.5772/intechopen.91110</identifier><language>eng</language><publisher>IntechOpen</publisher><subject>Circuits & components ; Electronics and communications engineering ; Electronics engineering ; Electronics: circuits and components ; Technology, Engineering, Agriculture, Industrial processes</subject><creationdate>2022</creationdate><tpages>110</tpages><format>110</format><oa>free_for_read</oa><woscitedreferencessubscribed>false</woscitedreferencessubscribed></display><links><openurl>$$Topenurl_article</openurl><openurlfulltext>$$Topenurlfull_article</openurlfulltext><thumbnail>$$Tsyndetics_thumb_exl</thumbnail><link.rule.ids>306,776,780,782,27902,55285</link.rule.ids></links><search><contributor>Aboderin, Oluyomi</contributor><contributor>Teixeira, António L</contributor><contributor>Muga, Nelson J</contributor><contributor>Alimi, Isiaka A</contributor><title>Network-on-Chip: Architecture, Optimization, and Design Explorations</title><description>Limitations of bus-based interconnections related to scalability, latency, bandwidth, and power consumption for supporting the related huge number of on-chip resources result in a communication bottleneck. These challenges can be efficiently addressed with the implementation of a network-on-chip (NoC) system. This book gives a detailed analysis of various on-chip communication architectures and covers different areas of NoCs such as potentials, architecture, technical challenges, optimization, design explorations, and research directions. In addition, it discusses current and future trends that could make an impactful and meaningful contribution to the research and design of on-chip communications and NoC systems.</description><subject>Circuits & components</subject><subject>Electronics and communications engineering</subject><subject>Electronics engineering</subject><subject>Electronics: circuits and components</subject><subject>Technology, Engineering, Agriculture, Industrial processes</subject><isbn>9781839681592</isbn><isbn>1839681594</isbn><isbn>1839681489</isbn><isbn>9781839681585</isbn><isbn>9781839681486</isbn><isbn>1839681586</isbn><fulltext>true</fulltext><rsrctype>book</rsrctype><creationdate>2022</creationdate><recordtype>book</recordtype><sourceid>V1H</sourceid><recordid>eNotjk1LAzEQQANSUNrFq-BvSJ2ZZDPJsSx-QakXPZdsMrFrZbN0C_59C3p6hwePp9QdwrplpodhPEs61EnGdUBEuFJNYI_eBOexDXStmnn-AgAKDhjxRt3u5PxTT0ddR90dhmmlFiV-z9L8c6k-nh7fuxe9fXt-7TZb_UmenO5TKi46FAueE2dqY0lCuQ29ieSlXHQ2HsTZJFZitpxs8b1jS8CQzFLd_3VrvNzuc419rcd5H4BMML8zFDif</recordid><startdate>2022</startdate><enddate>2022</enddate><general>IntechOpen</general><scope>V1H</scope></search><sort><creationdate>2022</creationdate><title>Network-on-Chip</title></sort><facets><frbrtype>5</frbrtype><frbrgroupid>cdi_FETCH-LOGICAL-g2826-bccf6a61e4087c7d25afce2d59b3a28efcf6d380e64ce4ead47c4f8b6742070c3</frbrgroupid><rsrctype>books</rsrctype><prefilter>books</prefilter><language>eng</language><creationdate>2022</creationdate><topic>Circuits & components</topic><topic>Electronics and communications engineering</topic><topic>Electronics engineering</topic><topic>Electronics: circuits and components</topic><topic>Technology, Engineering, Agriculture, Industrial processes</topic><toplevel>online_resources</toplevel><collection>DOAB: Directory of Open Access Books</collection></facets><delivery><delcategory>Remote Search Resource</delcategory><fulltext>fulltext</fulltext></delivery><addata><au>Aboderin, Oluyomi</au><au>Teixeira, António L</au><au>Muga, Nelson J</au><au>Alimi, Isiaka A</au><format>book</format><genre>book</genre><ristype>BOOK</ristype><btitle>Network-on-Chip: Architecture, Optimization, and Design Explorations</btitle><date>2022</date><risdate>2022</risdate><isbn>9781839681592</isbn><isbn>1839681594</isbn><isbn>1839681489</isbn><isbn>9781839681585</isbn><isbn>9781839681486</isbn><isbn>1839681586</isbn><abstract>Limitations of bus-based interconnections related to scalability, latency, bandwidth, and power consumption for supporting the related huge number of on-chip resources result in a communication bottleneck. These challenges can be efficiently addressed with the implementation of a network-on-chip (NoC) system. This book gives a detailed analysis of various on-chip communication architectures and covers different areas of NoCs such as potentials, architecture, technical challenges, optimization, design explorations, and research directions. In addition, it discusses current and future trends that could make an impactful and meaningful contribution to the research and design of on-chip communications and NoC systems.</abstract><pub>IntechOpen</pub><doi>10.5772/intechopen.91110</doi><tpages>110</tpages><oa>free_for_read</oa></addata></record> |
fulltext | fulltext |
identifier | ISBN: 9781839681592 |
ispartof | |
issn | |
language | eng |
recordid | cdi_oapen_doabooks_90239 |
source | InTech Open Access Books; DOAB: Directory of Open Access Books |
subjects | Circuits & components Electronics and communications engineering Electronics engineering Electronics: circuits and components Technology, Engineering, Agriculture, Industrial processes |
title | Network-on-Chip: Architecture, Optimization, and Design Explorations |
url | https://sfx.bib-bvb.de/sfx_tum?ctx_ver=Z39.88-2004&ctx_enc=info:ofi/enc:UTF-8&ctx_tim=2025-02-05T00%3A08%3A18IST&url_ver=Z39.88-2004&url_ctx_fmt=infofi/fmt:kev:mtx:ctx&rfr_id=info:sid/primo.exlibrisgroup.com:primo3-Article-oapen&rft_val_fmt=info:ofi/fmt:kev:mtx:book&rft.genre=book&rft.btitle=Network-on-Chip:%20Architecture,%20Optimization,%20and%20Design%20Explorations&rft.au=Aboderin,%20Oluyomi&rft.date=2022&rft.isbn=9781839681592&rft.isbn_list=1839681594&rft.isbn_list=1839681489&rft.isbn_list=9781839681585&rft.isbn_list=9781839681486&rft.isbn_list=1839681586&rft_id=info:doi/10.5772/intechopen.91110&rft_dat=%3Coapen%3E90239%3C/oapen%3E%3Curl%3E%3C/url%3E&disable_directlink=true&sfx.directlink=off&sfx.report_link=0&rft_id=info:oai/&rft_id=info:pmid/&rfr_iscdi=true |