Performance Limitation Analysis of Highly-Digital Time-Based Closed-Loop Sensor-to-Digital Converter Architectures

IEEE This paper presents the theoretical and comparative analysis of two major time-based architectures for sensor interfaces. Both use a voltage-controlled oscillator (VCO) to achieve a highly-digital scalable implementation. The first architecture is based on a phase-locked loop, while the second...

Ausführliche Beschreibung

Gespeichert in:
Bibliographische Detailangaben
Veröffentlicht in:IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS 2019-07, Vol.66 (7), p.1114-1118
Hauptverfasser: Sacco, Elisa, Marin, Jorge, Vergauwen, Johan, Gielen, Georges
Format: Artikel
Sprache:eng
Online-Zugang:Volltext
Tags: Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
container_end_page 1118
container_issue 7
container_start_page 1114
container_title IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS
container_volume 66
creator Sacco, Elisa
Marin, Jorge
Vergauwen, Johan
Gielen, Georges
description IEEE This paper presents the theoretical and comparative analysis of two major time-based architectures for sensor interfaces. Both use a voltage-controlled oscillator (VCO) to achieve a highly-digital scalable implementation. The first architecture is based on a phase-locked loop, while the second one is count-based. Both systems are closed loop to efficiently mitigate the VCO nonlinearity. They show inherent first-order quantization noise shaping thanks to the use of an oscillator and phase detection. The two systems having a different working principle leads to different VCO requirements in terms of gain linearity (V-to-f or V-to-T linearity). Formulas are derived to predict the maximum SQNR for both architectures. Equations for the achievable maximum SNR taking into account the VCO phase noise are also derived, since this is the limit to the SNR in practical implementations. State-variable-based simulation results are presented, confirming the theoretical analysis and emphasizing the different design trade-offs and practical considerations.
format Article
fullrecord <record><control><sourceid>kuleuven</sourceid><recordid>TN_cdi_kuleuven_dspace_123456789_644724</recordid><sourceformat>XML</sourceformat><sourcesystem>PC</sourcesystem><sourcerecordid>123456789_644724</sourcerecordid><originalsourceid>FETCH-kuleuven_dspace_123456789_6447243</originalsourceid><addsrcrecordid>eNqVyr0KwjAUQOEMCv6-QzYHCdQ2GjtqVRwcBLuXUG81muZKbir69jqIs05nOF-LdSdTmQqlpOqwHtEliuI0SuIu83vwFfpauxL4ztQm6GDQ8YXT9kmGOFZ8a05n-xQrc3pfy3NTg1hqgiPPLL4jdog3fgBH6EXAL8zQ3cEH8Hzhy7MJUIbGAw1Yu9KWYPhpn4026zzbimtjobmDK4500yUUkziR05map8VMShXL5B85_k0W4RGSFwctWaQ</addsrcrecordid><sourcetype>Institutional Repository</sourcetype><iscdi>true</iscdi><recordtype>article</recordtype></control><display><type>article</type><title>Performance Limitation Analysis of Highly-Digital Time-Based Closed-Loop Sensor-to-Digital Converter Architectures</title><source>Lirias (KU Leuven Association)</source><source>IEEE Electronic Library (IEL)</source><creator>Sacco, Elisa ; Marin, Jorge ; Vergauwen, Johan ; Gielen, Georges</creator><creatorcontrib>Sacco, Elisa ; Marin, Jorge ; Vergauwen, Johan ; Gielen, Georges</creatorcontrib><description>IEEE This paper presents the theoretical and comparative analysis of two major time-based architectures for sensor interfaces. Both use a voltage-controlled oscillator (VCO) to achieve a highly-digital scalable implementation. The first architecture is based on a phase-locked loop, while the second one is count-based. Both systems are closed loop to efficiently mitigate the VCO nonlinearity. They show inherent first-order quantization noise shaping thanks to the use of an oscillator and phase detection. The two systems having a different working principle leads to different VCO requirements in terms of gain linearity (V-to-f or V-to-T linearity). Formulas are derived to predict the maximum SQNR for both architectures. Equations for the achievable maximum SNR taking into account the VCO phase noise are also derived, since this is the limit to the SNR in practical implementations. State-variable-based simulation results are presented, confirming the theoretical analysis and emphasizing the different design trade-offs and practical considerations.</description><identifier>ISSN: 1549-7747</identifier><language>eng</language><publisher>IEEE-INST ELECTRICAL ELECTRONICS ENGINEERS INC</publisher><ispartof>IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2019-07, Vol.66 (7), p.1114-1118</ispartof><lds50>peer_reviewed</lds50><oa>free_for_read</oa><woscitedreferencessubscribed>false</woscitedreferencessubscribed></display><links><openurl>$$Topenurl_article</openurl><openurlfulltext>$$Topenurlfull_article</openurlfulltext><thumbnail>$$Tsyndetics_thumb_exl</thumbnail><link.rule.ids>314,315,776,780,27837</link.rule.ids></links><search><creatorcontrib>Sacco, Elisa</creatorcontrib><creatorcontrib>Marin, Jorge</creatorcontrib><creatorcontrib>Vergauwen, Johan</creatorcontrib><creatorcontrib>Gielen, Georges</creatorcontrib><title>Performance Limitation Analysis of Highly-Digital Time-Based Closed-Loop Sensor-to-Digital Converter Architectures</title><title>IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS</title><description>IEEE This paper presents the theoretical and comparative analysis of two major time-based architectures for sensor interfaces. Both use a voltage-controlled oscillator (VCO) to achieve a highly-digital scalable implementation. The first architecture is based on a phase-locked loop, while the second one is count-based. Both systems are closed loop to efficiently mitigate the VCO nonlinearity. They show inherent first-order quantization noise shaping thanks to the use of an oscillator and phase detection. The two systems having a different working principle leads to different VCO requirements in terms of gain linearity (V-to-f or V-to-T linearity). Formulas are derived to predict the maximum SQNR for both architectures. Equations for the achievable maximum SNR taking into account the VCO phase noise are also derived, since this is the limit to the SNR in practical implementations. State-variable-based simulation results are presented, confirming the theoretical analysis and emphasizing the different design trade-offs and practical considerations.</description><issn>1549-7747</issn><fulltext>true</fulltext><rsrctype>article</rsrctype><creationdate>2019</creationdate><recordtype>article</recordtype><sourceid>FZOIL</sourceid><recordid>eNqVyr0KwjAUQOEMCv6-QzYHCdQ2GjtqVRwcBLuXUG81muZKbir69jqIs05nOF-LdSdTmQqlpOqwHtEliuI0SuIu83vwFfpauxL4ztQm6GDQ8YXT9kmGOFZ8a05n-xQrc3pfy3NTg1hqgiPPLL4jdog3fgBH6EXAL8zQ3cEH8Hzhy7MJUIbGAw1Yu9KWYPhpn4026zzbimtjobmDK4500yUUkziR05map8VMShXL5B85_k0W4RGSFwctWaQ</recordid><startdate>201907</startdate><enddate>201907</enddate><creator>Sacco, Elisa</creator><creator>Marin, Jorge</creator><creator>Vergauwen, Johan</creator><creator>Gielen, Georges</creator><general>IEEE-INST ELECTRICAL ELECTRONICS ENGINEERS INC</general><scope>FZOIL</scope></search><sort><creationdate>201907</creationdate><title>Performance Limitation Analysis of Highly-Digital Time-Based Closed-Loop Sensor-to-Digital Converter Architectures</title><author>Sacco, Elisa ; Marin, Jorge ; Vergauwen, Johan ; Gielen, Georges</author></sort><facets><frbrtype>5</frbrtype><frbrgroupid>cdi_FETCH-kuleuven_dspace_123456789_6447243</frbrgroupid><rsrctype>articles</rsrctype><prefilter>articles</prefilter><language>eng</language><creationdate>2019</creationdate><toplevel>peer_reviewed</toplevel><toplevel>online_resources</toplevel><creatorcontrib>Sacco, Elisa</creatorcontrib><creatorcontrib>Marin, Jorge</creatorcontrib><creatorcontrib>Vergauwen, Johan</creatorcontrib><creatorcontrib>Gielen, Georges</creatorcontrib><collection>Lirias (KU Leuven Association)</collection><jtitle>IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS</jtitle></facets><delivery><delcategory>Remote Search Resource</delcategory><fulltext>fulltext</fulltext></delivery><addata><au>Sacco, Elisa</au><au>Marin, Jorge</au><au>Vergauwen, Johan</au><au>Gielen, Georges</au><format>journal</format><genre>article</genre><ristype>JOUR</ristype><atitle>Performance Limitation Analysis of Highly-Digital Time-Based Closed-Loop Sensor-to-Digital Converter Architectures</atitle><jtitle>IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS</jtitle><date>2019-07</date><risdate>2019</risdate><volume>66</volume><issue>7</issue><spage>1114</spage><epage>1118</epage><pages>1114-1118</pages><issn>1549-7747</issn><abstract>IEEE This paper presents the theoretical and comparative analysis of two major time-based architectures for sensor interfaces. Both use a voltage-controlled oscillator (VCO) to achieve a highly-digital scalable implementation. The first architecture is based on a phase-locked loop, while the second one is count-based. Both systems are closed loop to efficiently mitigate the VCO nonlinearity. They show inherent first-order quantization noise shaping thanks to the use of an oscillator and phase detection. The two systems having a different working principle leads to different VCO requirements in terms of gain linearity (V-to-f or V-to-T linearity). Formulas are derived to predict the maximum SQNR for both architectures. Equations for the achievable maximum SNR taking into account the VCO phase noise are also derived, since this is the limit to the SNR in practical implementations. State-variable-based simulation results are presented, confirming the theoretical analysis and emphasizing the different design trade-offs and practical considerations.</abstract><pub>IEEE-INST ELECTRICAL ELECTRONICS ENGINEERS INC</pub><oa>free_for_read</oa></addata></record>
fulltext fulltext
identifier ISSN: 1549-7747
ispartof IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2019-07, Vol.66 (7), p.1114-1118
issn 1549-7747
language eng
recordid cdi_kuleuven_dspace_123456789_644724
source Lirias (KU Leuven Association); IEEE Electronic Library (IEL)
title Performance Limitation Analysis of Highly-Digital Time-Based Closed-Loop Sensor-to-Digital Converter Architectures
url https://sfx.bib-bvb.de/sfx_tum?ctx_ver=Z39.88-2004&ctx_enc=info:ofi/enc:UTF-8&ctx_tim=2025-01-29T13%3A07%3A03IST&url_ver=Z39.88-2004&url_ctx_fmt=infofi/fmt:kev:mtx:ctx&rfr_id=info:sid/primo.exlibrisgroup.com:primo3-Article-kuleuven&rft_val_fmt=info:ofi/fmt:kev:mtx:journal&rft.genre=article&rft.atitle=Performance%20Limitation%20Analysis%20of%20Highly-Digital%20Time-Based%20Closed-Loop%20Sensor-to-Digital%20Converter%20Architectures&rft.jtitle=IEEE%20TRANSACTIONS%20ON%20CIRCUITS%20AND%20SYSTEMS%20II-EXPRESS%20BRIEFS&rft.au=Sacco,%20Elisa&rft.date=2019-07&rft.volume=66&rft.issue=7&rft.spage=1114&rft.epage=1118&rft.pages=1114-1118&rft.issn=1549-7747&rft_id=info:doi/&rft_dat=%3Ckuleuven%3E123456789_644724%3C/kuleuven%3E%3Curl%3E%3C/url%3E&disable_directlink=true&sfx.directlink=off&sfx.report_link=0&rft_id=info:oai/&rft_id=info:pmid/&rfr_iscdi=true