Energy-Efficient Digital Front-End Processor for 60 GHz Polar Transmitter

© 2016, Springer Science+Business Media New York. This paper presents an energy-efficient digital front-end processor for digital-intensive polar transmitter architecture working on 60 GHz band in standard 28nm CMOS process. This avoids modulating the supply and also eliminates the need of an additi...

Ausführliche Beschreibung

Gespeichert in:
Bibliographische Detailangaben
Veröffentlicht in:Journal of Signal Processing Systems 2016, Vol.90 (5), p.777-789
Hauptverfasser: Li, Chunshu, Huang, Yanxiang, Khalaf, K, Bourdoux, A, Verhelst, Marian, Van der Perre, Liesbet, Pollin, Sofie
Format: Artikel
Sprache:eng
Online-Zugang:Volltext
Tags: Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
container_end_page 789
container_issue 5
container_start_page 777
container_title Journal of Signal Processing Systems
container_volume 90
creator Li, Chunshu
Huang, Yanxiang
Khalaf, K
Bourdoux, A
Verhelst, Marian
Van der Perre, Liesbet
Pollin, Sofie
description © 2016, Springer Science+Business Media New York. This paper presents an energy-efficient digital front-end processor for digital-intensive polar transmitter architecture working on 60 GHz band in standard 28nm CMOS process. This avoids modulating the supply and also eliminates the need of an additional RF limiter and AM detection circuits in the traditional analog-centric polar transmitter architecture. The design challenges on the digital signal processing (DSP) front-end are analyzed and tackled. The systematic optimizations are first explored to minimize the design requirements on the DSP front-end. A pulse shaping filter is designed to shape the frequency spectrum of the quadrature signals so that the signal at the output of the filter is compliant with the spectrum mask requirements. Instead of using computation-intensive raised cosine filter for the pulse shaping, we use poly-phase Cascaded Integrator-Comb (CIC) filter to shape the spectrum. Parallel rotation and vectoring COordinate Rotation DIgital Computers (CORDICs) are designed to perform rectangular-to-polar conversion. Furthermore, a pre-distortion circuit based on look-up table (LUT) is designed to compensate the power amplifier (PA) nonlinearities. Taylor's approximation is explored to avoid the complex trigonometric computation in the pre-distortion. Finally, an efficient latch-based pipeline is studied to provide the required 7.04 Gsps throughput with less than 60 mW. The synthesis results compare favorably with previously reported architectures.
format Article
fullrecord <record><control><sourceid>kuleuven</sourceid><recordid>TN_cdi_kuleuven_dspace_123456789_567621</recordid><sourceformat>XML</sourceformat><sourcesystem>PC</sourcesystem><sourcerecordid>123456789_567621</sourcerecordid><originalsourceid>FETCH-kuleuven_dspace_123456789_5676213</originalsourceid><addsrcrecordid>eNqNjLsOgjAARTtoIj7-oZuDIWmpFJi1iBsDe9NAS6q1mLYY9etl8AMY7jnLyV2ACBekiHOE8xVYe39DiKIsxRG4Mitd_4mZUrrV0gZ41r0OwsDSDTbEzHawdkMrvR8cVNMogpfqC-vBCAcbJ6x_6BCk24KlEsbL3d8bsC9Zc6ri-2jk-JKWd_4pWslxQo4pzfKCT6QJJhtwmFfy8A5k_u8PUiVJZQ</addsrcrecordid><sourcetype>Institutional Repository</sourcetype><iscdi>true</iscdi><recordtype>article</recordtype></control><display><type>article</type><title>Energy-Efficient Digital Front-End Processor for 60 GHz Polar Transmitter</title><source>Lirias (KU Leuven Association)</source><source>SpringerNature Journals</source><creator>Li, Chunshu ; Huang, Yanxiang ; Khalaf, K ; Bourdoux, A ; Verhelst, Marian ; Van der Perre, Liesbet ; Pollin, Sofie</creator><creatorcontrib>Li, Chunshu ; Huang, Yanxiang ; Khalaf, K ; Bourdoux, A ; Verhelst, Marian ; Van der Perre, Liesbet ; Pollin, Sofie</creatorcontrib><description>© 2016, Springer Science+Business Media New York. This paper presents an energy-efficient digital front-end processor for digital-intensive polar transmitter architecture working on 60 GHz band in standard 28nm CMOS process. This avoids modulating the supply and also eliminates the need of an additional RF limiter and AM detection circuits in the traditional analog-centric polar transmitter architecture. The design challenges on the digital signal processing (DSP) front-end are analyzed and tackled. The systematic optimizations are first explored to minimize the design requirements on the DSP front-end. A pulse shaping filter is designed to shape the frequency spectrum of the quadrature signals so that the signal at the output of the filter is compliant with the spectrum mask requirements. Instead of using computation-intensive raised cosine filter for the pulse shaping, we use poly-phase Cascaded Integrator-Comb (CIC) filter to shape the spectrum. Parallel rotation and vectoring COordinate Rotation DIgital Computers (CORDICs) are designed to perform rectangular-to-polar conversion. Furthermore, a pre-distortion circuit based on look-up table (LUT) is designed to compensate the power amplifier (PA) nonlinearities. Taylor's approximation is explored to avoid the complex trigonometric computation in the pre-distortion. Finally, an efficient latch-based pipeline is studied to provide the required 7.04 Gsps throughput with less than 60 mW. The synthesis results compare favorably with previously reported architectures.</description><identifier>ISSN: 1939-8018</identifier><language>eng</language><publisher>Springer New York LLC</publisher><ispartof>Journal of Signal Processing Systems, 2016, Vol.90 (5), p.777-789</ispartof><lds50>peer_reviewed</lds50><woscitedreferencessubscribed>false</woscitedreferencessubscribed></display><links><openurl>$$Topenurl_article</openurl><openurlfulltext>$$Topenurlfull_article</openurlfulltext><thumbnail>$$Tsyndetics_thumb_exl</thumbnail><link.rule.ids>314,315,780,784,4024,27860</link.rule.ids></links><search><creatorcontrib>Li, Chunshu</creatorcontrib><creatorcontrib>Huang, Yanxiang</creatorcontrib><creatorcontrib>Khalaf, K</creatorcontrib><creatorcontrib>Bourdoux, A</creatorcontrib><creatorcontrib>Verhelst, Marian</creatorcontrib><creatorcontrib>Van der Perre, Liesbet</creatorcontrib><creatorcontrib>Pollin, Sofie</creatorcontrib><title>Energy-Efficient Digital Front-End Processor for 60 GHz Polar Transmitter</title><title>Journal of Signal Processing Systems</title><description>© 2016, Springer Science+Business Media New York. This paper presents an energy-efficient digital front-end processor for digital-intensive polar transmitter architecture working on 60 GHz band in standard 28nm CMOS process. This avoids modulating the supply and also eliminates the need of an additional RF limiter and AM detection circuits in the traditional analog-centric polar transmitter architecture. The design challenges on the digital signal processing (DSP) front-end are analyzed and tackled. The systematic optimizations are first explored to minimize the design requirements on the DSP front-end. A pulse shaping filter is designed to shape the frequency spectrum of the quadrature signals so that the signal at the output of the filter is compliant with the spectrum mask requirements. Instead of using computation-intensive raised cosine filter for the pulse shaping, we use poly-phase Cascaded Integrator-Comb (CIC) filter to shape the spectrum. Parallel rotation and vectoring COordinate Rotation DIgital Computers (CORDICs) are designed to perform rectangular-to-polar conversion. Furthermore, a pre-distortion circuit based on look-up table (LUT) is designed to compensate the power amplifier (PA) nonlinearities. Taylor's approximation is explored to avoid the complex trigonometric computation in the pre-distortion. Finally, an efficient latch-based pipeline is studied to provide the required 7.04 Gsps throughput with less than 60 mW. The synthesis results compare favorably with previously reported architectures.</description><issn>1939-8018</issn><fulltext>true</fulltext><rsrctype>article</rsrctype><creationdate>2016</creationdate><recordtype>article</recordtype><sourceid>FZOIL</sourceid><recordid>eNqNjLsOgjAARTtoIj7-oZuDIWmpFJi1iBsDe9NAS6q1mLYY9etl8AMY7jnLyV2ACBekiHOE8xVYe39DiKIsxRG4Mitd_4mZUrrV0gZ41r0OwsDSDTbEzHawdkMrvR8cVNMogpfqC-vBCAcbJ6x_6BCk24KlEsbL3d8bsC9Zc6ri-2jk-JKWd_4pWslxQo4pzfKCT6QJJhtwmFfy8A5k_u8PUiVJZQ</recordid><startdate>2016</startdate><enddate>2016</enddate><creator>Li, Chunshu</creator><creator>Huang, Yanxiang</creator><creator>Khalaf, K</creator><creator>Bourdoux, A</creator><creator>Verhelst, Marian</creator><creator>Van der Perre, Liesbet</creator><creator>Pollin, Sofie</creator><general>Springer New York LLC</general><scope>FZOIL</scope></search><sort><creationdate>2016</creationdate><title>Energy-Efficient Digital Front-End Processor for 60 GHz Polar Transmitter</title><author>Li, Chunshu ; Huang, Yanxiang ; Khalaf, K ; Bourdoux, A ; Verhelst, Marian ; Van der Perre, Liesbet ; Pollin, Sofie</author></sort><facets><frbrtype>5</frbrtype><frbrgroupid>cdi_FETCH-kuleuven_dspace_123456789_5676213</frbrgroupid><rsrctype>articles</rsrctype><prefilter>articles</prefilter><language>eng</language><creationdate>2016</creationdate><toplevel>peer_reviewed</toplevel><toplevel>online_resources</toplevel><creatorcontrib>Li, Chunshu</creatorcontrib><creatorcontrib>Huang, Yanxiang</creatorcontrib><creatorcontrib>Khalaf, K</creatorcontrib><creatorcontrib>Bourdoux, A</creatorcontrib><creatorcontrib>Verhelst, Marian</creatorcontrib><creatorcontrib>Van der Perre, Liesbet</creatorcontrib><creatorcontrib>Pollin, Sofie</creatorcontrib><collection>Lirias (KU Leuven Association)</collection><jtitle>Journal of Signal Processing Systems</jtitle></facets><delivery><delcategory>Remote Search Resource</delcategory><fulltext>fulltext</fulltext></delivery><addata><au>Li, Chunshu</au><au>Huang, Yanxiang</au><au>Khalaf, K</au><au>Bourdoux, A</au><au>Verhelst, Marian</au><au>Van der Perre, Liesbet</au><au>Pollin, Sofie</au><format>journal</format><genre>article</genre><ristype>JOUR</ristype><atitle>Energy-Efficient Digital Front-End Processor for 60 GHz Polar Transmitter</atitle><jtitle>Journal of Signal Processing Systems</jtitle><date>2016</date><risdate>2016</risdate><volume>90</volume><issue>5</issue><spage>777</spage><epage>789</epage><pages>777-789</pages><issn>1939-8018</issn><abstract>© 2016, Springer Science+Business Media New York. This paper presents an energy-efficient digital front-end processor for digital-intensive polar transmitter architecture working on 60 GHz band in standard 28nm CMOS process. This avoids modulating the supply and also eliminates the need of an additional RF limiter and AM detection circuits in the traditional analog-centric polar transmitter architecture. The design challenges on the digital signal processing (DSP) front-end are analyzed and tackled. The systematic optimizations are first explored to minimize the design requirements on the DSP front-end. A pulse shaping filter is designed to shape the frequency spectrum of the quadrature signals so that the signal at the output of the filter is compliant with the spectrum mask requirements. Instead of using computation-intensive raised cosine filter for the pulse shaping, we use poly-phase Cascaded Integrator-Comb (CIC) filter to shape the spectrum. Parallel rotation and vectoring COordinate Rotation DIgital Computers (CORDICs) are designed to perform rectangular-to-polar conversion. Furthermore, a pre-distortion circuit based on look-up table (LUT) is designed to compensate the power amplifier (PA) nonlinearities. Taylor's approximation is explored to avoid the complex trigonometric computation in the pre-distortion. Finally, an efficient latch-based pipeline is studied to provide the required 7.04 Gsps throughput with less than 60 mW. The synthesis results compare favorably with previously reported architectures.</abstract><pub>Springer New York LLC</pub></addata></record>
fulltext fulltext
identifier ISSN: 1939-8018
ispartof Journal of Signal Processing Systems, 2016, Vol.90 (5), p.777-789
issn 1939-8018
language eng
recordid cdi_kuleuven_dspace_123456789_567621
source Lirias (KU Leuven Association); SpringerNature Journals
title Energy-Efficient Digital Front-End Processor for 60 GHz Polar Transmitter
url https://sfx.bib-bvb.de/sfx_tum?ctx_ver=Z39.88-2004&ctx_enc=info:ofi/enc:UTF-8&ctx_tim=2024-12-28T02%3A09%3A45IST&url_ver=Z39.88-2004&url_ctx_fmt=infofi/fmt:kev:mtx:ctx&rfr_id=info:sid/primo.exlibrisgroup.com:primo3-Article-kuleuven&rft_val_fmt=info:ofi/fmt:kev:mtx:journal&rft.genre=article&rft.atitle=Energy-Efficient%20Digital%20Front-End%20Processor%20for%2060%20GHz%20Polar%20Transmitter&rft.jtitle=Journal%20of%20Signal%20Processing%20Systems&rft.au=Li,%20Chunshu&rft.date=2016&rft.volume=90&rft.issue=5&rft.spage=777&rft.epage=789&rft.pages=777-789&rft.issn=1939-8018&rft_id=info:doi/&rft_dat=%3Ckuleuven%3E123456789_567621%3C/kuleuven%3E%3Curl%3E%3C/url%3E&disable_directlink=true&sfx.directlink=off&sfx.report_link=0&rft_id=info:oai/&rft_id=info:pmid/&rfr_iscdi=true