Effect of low-k oxide thickness variation on gate-all-around floating gate with optimized SiO2/La2O3 tunnel barrier

This paper reports the use of a novel lanthanum oxide (La2O3) tunnel barrier layer with low-k materials, silicon dioxide (SiO2) to improve Gate-All-Around Floating Gate (GAA-FG) memory performance performed using 3-Dimensional (3D) simulator of Silvaco ATLAS. We examine the ability of Variable Oxide...

Ausführliche Beschreibung

Gespeichert in:
Bibliographische Detailangaben
Veröffentlicht in:Materials research express 2019-10, Vol.6 (11)
Hauptverfasser: Hamid, Farah A, Alias, N Ezaila, Johari, Zaharah, Hamzah, Afiq, Tan, M L Peng, Ismail, Razali
Format: Artikel
Sprache:eng
Schlagworte:
Online-Zugang:Volltext
Tags: Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
container_end_page
container_issue 11
container_start_page
container_title Materials research express
container_volume 6
creator Hamid, Farah A
Alias, N Ezaila
Johari, Zaharah
Hamzah, Afiq
Tan, M L Peng
Ismail, Razali
description This paper reports the use of a novel lanthanum oxide (La2O3) tunnel barrier layer with low-k materials, silicon dioxide (SiO2) to improve Gate-All-Around Floating Gate (GAA-FG) memory performance performed using 3-Dimensional (3D) simulator of Silvaco ATLAS. We examine the ability of Variable Oxide Thickness (VARIOT) concept for several high-k dielectric materials using lanthanum oxide, yttrium (III) oxide, aluminum oxide, zirconium dioxide and hafnium (IV) oxide (La2O3, Y2O3, Al2O3, ZrO2 and HfO2) to evaluate the memory characteristics including tunneling current, program/erase (P/E) operation and memory window. In this work, low-k oxide thickness, SiO2 is varied at 1:1:4 nm. Importantly, this finding shows that the combination of SiO2/La2O3 asymmetric stack have distinct consequences at the lowest programming voltage with Vprog = 4.7 V. In addition, the ability of silicon dioxide / lanthanum oxide (SiO2/La2O3) tunnel stack is significantly improved when the low-k oxide thickness, SiO2 is reduced. The proposed thickness ratio of SiO2 on GAA-FG memory cell yields substantial increased in memory window from 0.04 V to 5.0 V at the same P/E time, t = 0.1 ms. The optimized SiO2/La2O3 combination in this study demonstrated potentials flash memory architecture in the future.
doi_str_mv 10.1088/2053-1591/ab2869
format Article
fullrecord <record><control><sourceid>iop</sourceid><recordid>TN_cdi_iop_journals_10_1088_2053_1591_ab2869</recordid><sourceformat>XML</sourceformat><sourcesystem>PC</sourcesystem><sourcerecordid>mrxab2869</sourcerecordid><originalsourceid>FETCH-LOGICAL-i224t-ce8c18d810373a4287a6ba47c98a38d1c2cd698dcfdc9dead8efb05afe84ca883</originalsourceid><addsrcrecordid>eNptkEtLAzEUhYMgWGr3LrNzY2we88gspdQHFLpQ1-FOHm3aaVIyqRV_vVMrroQDF8453AMfQjeM3jMq5ZTTUhBWNmwKLZdVc4FGf9YVmvT9hlLK60aUvBqhfu6c1RlHh7t4JFscP72xOK-93gbb9_gDkofsY8CDVpAtga4jkOIhGOy6OGRh9RPgo89rHPfZ7_yXNfjVL_l0AXwpcD6EYDvcQkrepmt06aDr7eT3jtH74_xt9kwWy6eX2cOCeM6LTLSVmkkjGRW1gILLGqoWilo3EoQ0THNtqkYa7YxujAUjrWtpCc7KQoOUYoxuz3993KtNPKQwrKld-lSVYmxQSXWl9sYNzbt_moyqE1F1wqdO-NSZqPgGI9lsvA</addsrcrecordid><sourcetype>Enrichment Source</sourcetype><iscdi>true</iscdi><recordtype>article</recordtype></control><display><type>article</type><title>Effect of low-k oxide thickness variation on gate-all-around floating gate with optimized SiO2/La2O3 tunnel barrier</title><source>IOP Publishing Journals</source><source>IOPscience extra</source><source>Institute of Physics (IOP) Journals - HEAL-Link</source><creator>Hamid, Farah A ; Alias, N Ezaila ; Johari, Zaharah ; Hamzah, Afiq ; Tan, M L Peng ; Ismail, Razali</creator><creatorcontrib>Hamid, Farah A ; Alias, N Ezaila ; Johari, Zaharah ; Hamzah, Afiq ; Tan, M L Peng ; Ismail, Razali</creatorcontrib><description>This paper reports the use of a novel lanthanum oxide (La2O3) tunnel barrier layer with low-k materials, silicon dioxide (SiO2) to improve Gate-All-Around Floating Gate (GAA-FG) memory performance performed using 3-Dimensional (3D) simulator of Silvaco ATLAS. We examine the ability of Variable Oxide Thickness (VARIOT) concept for several high-k dielectric materials using lanthanum oxide, yttrium (III) oxide, aluminum oxide, zirconium dioxide and hafnium (IV) oxide (La2O3, Y2O3, Al2O3, ZrO2 and HfO2) to evaluate the memory characteristics including tunneling current, program/erase (P/E) operation and memory window. In this work, low-k oxide thickness, SiO2 is varied at 1:1:4 nm. Importantly, this finding shows that the combination of SiO2/La2O3 asymmetric stack have distinct consequences at the lowest programming voltage with Vprog = 4.7 V. In addition, the ability of silicon dioxide / lanthanum oxide (SiO2/La2O3) tunnel stack is significantly improved when the low-k oxide thickness, SiO2 is reduced. The proposed thickness ratio of SiO2 on GAA-FG memory cell yields substantial increased in memory window from 0.04 V to 5.0 V at the same P/E time, t = 0.1 ms. The optimized SiO2/La2O3 combination in this study demonstrated potentials flash memory architecture in the future.</description><identifier>EISSN: 2053-1591</identifier><identifier>DOI: 10.1088/2053-1591/ab2869</identifier><language>eng</language><publisher>IOP Publishing</publisher><subject>high-k dielectric material ; low-k dielectric ; P/E characteristics ; VARIOT optimization</subject><ispartof>Materials research express, 2019-10, Vol.6 (11)</ispartof><rights>2019 IOP Publishing Ltd</rights><lds50>peer_reviewed</lds50><woscitedreferencessubscribed>false</woscitedreferencessubscribed><orcidid>0000-0002-9952-4546 ; 0000-0003-4210-9293 ; 0000-0003-0026-9133</orcidid></display><links><openurl>$$Topenurl_article</openurl><openurlfulltext>$$Topenurlfull_article</openurlfulltext><thumbnail>$$Tsyndetics_thumb_exl</thumbnail><linktopdf>$$Uhttps://iopscience.iop.org/article/10.1088/2053-1591/ab2869/pdf$$EPDF$$P50$$Giop$$H</linktopdf><link.rule.ids>314,776,780,27901,27902,38845,53815,53821,53868</link.rule.ids></links><search><creatorcontrib>Hamid, Farah A</creatorcontrib><creatorcontrib>Alias, N Ezaila</creatorcontrib><creatorcontrib>Johari, Zaharah</creatorcontrib><creatorcontrib>Hamzah, Afiq</creatorcontrib><creatorcontrib>Tan, M L Peng</creatorcontrib><creatorcontrib>Ismail, Razali</creatorcontrib><title>Effect of low-k oxide thickness variation on gate-all-around floating gate with optimized SiO2/La2O3 tunnel barrier</title><title>Materials research express</title><addtitle>MRX</addtitle><addtitle>Mater. Res. Express</addtitle><description>This paper reports the use of a novel lanthanum oxide (La2O3) tunnel barrier layer with low-k materials, silicon dioxide (SiO2) to improve Gate-All-Around Floating Gate (GAA-FG) memory performance performed using 3-Dimensional (3D) simulator of Silvaco ATLAS. We examine the ability of Variable Oxide Thickness (VARIOT) concept for several high-k dielectric materials using lanthanum oxide, yttrium (III) oxide, aluminum oxide, zirconium dioxide and hafnium (IV) oxide (La2O3, Y2O3, Al2O3, ZrO2 and HfO2) to evaluate the memory characteristics including tunneling current, program/erase (P/E) operation and memory window. In this work, low-k oxide thickness, SiO2 is varied at 1:1:4 nm. Importantly, this finding shows that the combination of SiO2/La2O3 asymmetric stack have distinct consequences at the lowest programming voltage with Vprog = 4.7 V. In addition, the ability of silicon dioxide / lanthanum oxide (SiO2/La2O3) tunnel stack is significantly improved when the low-k oxide thickness, SiO2 is reduced. The proposed thickness ratio of SiO2 on GAA-FG memory cell yields substantial increased in memory window from 0.04 V to 5.0 V at the same P/E time, t = 0.1 ms. The optimized SiO2/La2O3 combination in this study demonstrated potentials flash memory architecture in the future.</description><subject>high-k dielectric material</subject><subject>low-k dielectric</subject><subject>P/E characteristics</subject><subject>VARIOT optimization</subject><issn>2053-1591</issn><fulltext>true</fulltext><rsrctype>article</rsrctype><creationdate>2019</creationdate><recordtype>article</recordtype><sourceid/><recordid>eNptkEtLAzEUhYMgWGr3LrNzY2we88gspdQHFLpQ1-FOHm3aaVIyqRV_vVMrroQDF8453AMfQjeM3jMq5ZTTUhBWNmwKLZdVc4FGf9YVmvT9hlLK60aUvBqhfu6c1RlHh7t4JFscP72xOK-93gbb9_gDkofsY8CDVpAtga4jkOIhGOy6OGRh9RPgo89rHPfZ7_yXNfjVL_l0AXwpcD6EYDvcQkrepmt06aDr7eT3jtH74_xt9kwWy6eX2cOCeM6LTLSVmkkjGRW1gILLGqoWilo3EoQ0THNtqkYa7YxujAUjrWtpCc7KQoOUYoxuz3993KtNPKQwrKld-lSVYmxQSXWl9sYNzbt_moyqE1F1wqdO-NSZqPgGI9lsvA</recordid><startdate>20191023</startdate><enddate>20191023</enddate><creator>Hamid, Farah A</creator><creator>Alias, N Ezaila</creator><creator>Johari, Zaharah</creator><creator>Hamzah, Afiq</creator><creator>Tan, M L Peng</creator><creator>Ismail, Razali</creator><general>IOP Publishing</general><scope/><orcidid>https://orcid.org/0000-0002-9952-4546</orcidid><orcidid>https://orcid.org/0000-0003-4210-9293</orcidid><orcidid>https://orcid.org/0000-0003-0026-9133</orcidid></search><sort><creationdate>20191023</creationdate><title>Effect of low-k oxide thickness variation on gate-all-around floating gate with optimized SiO2/La2O3 tunnel barrier</title><author>Hamid, Farah A ; Alias, N Ezaila ; Johari, Zaharah ; Hamzah, Afiq ; Tan, M L Peng ; Ismail, Razali</author></sort><facets><frbrtype>5</frbrtype><frbrgroupid>cdi_FETCH-LOGICAL-i224t-ce8c18d810373a4287a6ba47c98a38d1c2cd698dcfdc9dead8efb05afe84ca883</frbrgroupid><rsrctype>articles</rsrctype><prefilter>articles</prefilter><language>eng</language><creationdate>2019</creationdate><topic>high-k dielectric material</topic><topic>low-k dielectric</topic><topic>P/E characteristics</topic><topic>VARIOT optimization</topic><toplevel>peer_reviewed</toplevel><toplevel>online_resources</toplevel><creatorcontrib>Hamid, Farah A</creatorcontrib><creatorcontrib>Alias, N Ezaila</creatorcontrib><creatorcontrib>Johari, Zaharah</creatorcontrib><creatorcontrib>Hamzah, Afiq</creatorcontrib><creatorcontrib>Tan, M L Peng</creatorcontrib><creatorcontrib>Ismail, Razali</creatorcontrib><jtitle>Materials research express</jtitle></facets><delivery><delcategory>Remote Search Resource</delcategory><fulltext>fulltext</fulltext></delivery><addata><au>Hamid, Farah A</au><au>Alias, N Ezaila</au><au>Johari, Zaharah</au><au>Hamzah, Afiq</au><au>Tan, M L Peng</au><au>Ismail, Razali</au><format>journal</format><genre>article</genre><ristype>JOUR</ristype><atitle>Effect of low-k oxide thickness variation on gate-all-around floating gate with optimized SiO2/La2O3 tunnel barrier</atitle><jtitle>Materials research express</jtitle><stitle>MRX</stitle><addtitle>Mater. Res. Express</addtitle><date>2019-10-23</date><risdate>2019</risdate><volume>6</volume><issue>11</issue><eissn>2053-1591</eissn><abstract>This paper reports the use of a novel lanthanum oxide (La2O3) tunnel barrier layer with low-k materials, silicon dioxide (SiO2) to improve Gate-All-Around Floating Gate (GAA-FG) memory performance performed using 3-Dimensional (3D) simulator of Silvaco ATLAS. We examine the ability of Variable Oxide Thickness (VARIOT) concept for several high-k dielectric materials using lanthanum oxide, yttrium (III) oxide, aluminum oxide, zirconium dioxide and hafnium (IV) oxide (La2O3, Y2O3, Al2O3, ZrO2 and HfO2) to evaluate the memory characteristics including tunneling current, program/erase (P/E) operation and memory window. In this work, low-k oxide thickness, SiO2 is varied at 1:1:4 nm. Importantly, this finding shows that the combination of SiO2/La2O3 asymmetric stack have distinct consequences at the lowest programming voltage with Vprog = 4.7 V. In addition, the ability of silicon dioxide / lanthanum oxide (SiO2/La2O3) tunnel stack is significantly improved when the low-k oxide thickness, SiO2 is reduced. The proposed thickness ratio of SiO2 on GAA-FG memory cell yields substantial increased in memory window from 0.04 V to 5.0 V at the same P/E time, t = 0.1 ms. The optimized SiO2/La2O3 combination in this study demonstrated potentials flash memory architecture in the future.</abstract><pub>IOP Publishing</pub><doi>10.1088/2053-1591/ab2869</doi><tpages>10</tpages><orcidid>https://orcid.org/0000-0002-9952-4546</orcidid><orcidid>https://orcid.org/0000-0003-4210-9293</orcidid><orcidid>https://orcid.org/0000-0003-0026-9133</orcidid></addata></record>
fulltext fulltext
identifier EISSN: 2053-1591
ispartof Materials research express, 2019-10, Vol.6 (11)
issn 2053-1591
language eng
recordid cdi_iop_journals_10_1088_2053_1591_ab2869
source IOP Publishing Journals; IOPscience extra; Institute of Physics (IOP) Journals - HEAL-Link
subjects high-k dielectric material
low-k dielectric
P/E characteristics
VARIOT optimization
title Effect of low-k oxide thickness variation on gate-all-around floating gate with optimized SiO2/La2O3 tunnel barrier
url https://sfx.bib-bvb.de/sfx_tum?ctx_ver=Z39.88-2004&ctx_enc=info:ofi/enc:UTF-8&ctx_tim=2025-01-29T21%3A01%3A29IST&url_ver=Z39.88-2004&url_ctx_fmt=infofi/fmt:kev:mtx:ctx&rfr_id=info:sid/primo.exlibrisgroup.com:primo3-Article-iop&rft_val_fmt=info:ofi/fmt:kev:mtx:journal&rft.genre=article&rft.atitle=Effect%20of%20low-k%20oxide%20thickness%20variation%20on%20gate-all-around%20floating%20gate%20with%20optimized%20SiO2/La2O3%20tunnel%20barrier&rft.jtitle=Materials%20research%20express&rft.au=Hamid,%20Farah%20A&rft.date=2019-10-23&rft.volume=6&rft.issue=11&rft.eissn=2053-1591&rft_id=info:doi/10.1088/2053-1591/ab2869&rft_dat=%3Ciop%3Emrxab2869%3C/iop%3E%3Curl%3E%3C/url%3E&disable_directlink=true&sfx.directlink=off&sfx.report_link=0&rft_id=info:oai/&rft_id=info:pmid/&rfr_iscdi=true