Whole-chip ESD protection strategy for CMOS integrated circuits in nanotechnology

On-chip electrostatic discharge (ESD) protection circuits are built in IC chips to protect the devices and circuits against ESD damage. But, ESD protection circuits constructed with scaled-down CMOS devices are very susceptible to ESD stress. Therefore, novel ESD protection solutions must be develop...

Ausführliche Beschreibung

Gespeichert in:
Bibliographische Detailangaben
Hauptverfasser: Ming-Dou Ker, Hsin-Chin Jiang
Format: Tagungsbericht
Sprache:eng
Schlagworte:
Online-Zugang:Volltext bestellen
Tags: Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
container_end_page 330
container_issue
container_start_page 325
container_title
container_volume
creator Ming-Dou Ker
Hsin-Chin Jiang
description On-chip electrostatic discharge (ESD) protection circuits are built in IC chips to protect the devices and circuits against ESD damage. But, ESD protection circuits constructed with scaled-down CMOS devices are very susceptible to ESD stress. Therefore, novel ESD protection solutions must be developed to overcome this reliability challenge for integrated circuits fabricated in nano-scale CMOS technology. The whole-chip ESD protection strategy for CMOS integrated circuits in nanotechnology has been proposed with two main methods. One is the substrate- triggered circuit technique used to effectively improve ESD robustness of devices in the nano-scale CMOS technology. The other is the novel design concept of "ESD buses" used to solve the internal ESD damage issue of CMOS IC with multiple and separated power lines. The internal circuits or interface circuits, realized by nano-scale CMOS devices, are more sensitive to such internal ESD damage issue. By using ESD buses, ESD current can be quickly discharged far away from the internal circuits or interface circuits of CMOS IC to achieve the goal of whole-chip ESD protection.
doi_str_mv 10.1109/NANO.2001.966442
format Conference Proceeding
fullrecord <record><control><sourceid>ieee_6IE</sourceid><recordid>TN_cdi_ieee_primary_966442</recordid><sourceformat>XML</sourceformat><sourcesystem>PC</sourcesystem><ieee_id>966442</ieee_id><sourcerecordid>966442</sourcerecordid><originalsourceid>FETCH-LOGICAL-i214t-6a1902c27a45fd8dab69f0547b7b41720da637bfe5756835d8536924d899e3993</originalsourceid><addsrcrecordid>eNotj0tLw0AAhBdEUNvexdP-gcR9P44l1gfUhlLFY9lkN81KzIbNesi_N6XOZZgPZmAAuMcoxxjpx916V-YEIZxrIRgjV-AOSYWoJJirG7Aax280i3EkOLsF-682dC6rWz_AzeEJDjEkVycfejimaJI7TbAJERbv5QH6fs5naGHtY_3r0zgz2Jv-XGr70IXTtATXjelGt_r3Bfh83nwUr9m2fHkr1tvME8xSJgzWiNREGsYbq6yphG4QZ7KSFcOSIGsElVXjuORCUW4Vp0ITZpXWjmpNF-Dhsuudc8ch-h8Tp-PlNP0D9i1Msg</addsrcrecordid><sourcetype>Publisher</sourcetype><iscdi>true</iscdi><recordtype>conference_proceeding</recordtype></control><display><type>conference_proceeding</type><title>Whole-chip ESD protection strategy for CMOS integrated circuits in nanotechnology</title><source>IEEE Electronic Library (IEL) Conference Proceedings</source><creator>Ming-Dou Ker ; Hsin-Chin Jiang</creator><creatorcontrib>Ming-Dou Ker ; Hsin-Chin Jiang</creatorcontrib><description>On-chip electrostatic discharge (ESD) protection circuits are built in IC chips to protect the devices and circuits against ESD damage. But, ESD protection circuits constructed with scaled-down CMOS devices are very susceptible to ESD stress. Therefore, novel ESD protection solutions must be developed to overcome this reliability challenge for integrated circuits fabricated in nano-scale CMOS technology. The whole-chip ESD protection strategy for CMOS integrated circuits in nanotechnology has been proposed with two main methods. One is the substrate- triggered circuit technique used to effectively improve ESD robustness of devices in the nano-scale CMOS technology. The other is the novel design concept of "ESD buses" used to solve the internal ESD damage issue of CMOS IC with multiple and separated power lines. The internal circuits or interface circuits, realized by nano-scale CMOS devices, are more sensitive to such internal ESD damage issue. By using ESD buses, ESD current can be quickly discharged far away from the internal circuits or interface circuits of CMOS IC to achieve the goal of whole-chip ESD protection.</description><identifier>ISBN: 0780372158</identifier><identifier>ISBN: 9780780372153</identifier><identifier>DOI: 10.1109/NANO.2001.966442</identifier><language>eng</language><publisher>IEEE</publisher><subject>CMOS integrated circuits ; CMOS technology ; Electrostatic discharge ; Integrated circuit reliability ; Integrated circuit technology ; Nanoscale devices ; Nanotechnology ; Protection ; Robustness ; Stress</subject><ispartof>Proceedings of the 2001 1st IEEE Conference on Nanotechnology. IEEE-NANO 2001 (Cat. No.01EX516), 2001, p.325-330</ispartof><oa>free_for_read</oa><woscitedreferencessubscribed>false</woscitedreferencessubscribed></display><links><openurl>$$Topenurl_article</openurl><openurlfulltext>$$Topenurlfull_article</openurlfulltext><thumbnail>$$Tsyndetics_thumb_exl</thumbnail><linktohtml>$$Uhttps://ieeexplore.ieee.org/document/966442$$EHTML$$P50$$Gieee$$H</linktohtml><link.rule.ids>309,310,780,784,789,790,2056,4040,4041,27916,54911</link.rule.ids><linktorsrc>$$Uhttps://ieeexplore.ieee.org/document/966442$$EView_record_in_IEEE$$FView_record_in_$$GIEEE</linktorsrc></links><search><creatorcontrib>Ming-Dou Ker</creatorcontrib><creatorcontrib>Hsin-Chin Jiang</creatorcontrib><title>Whole-chip ESD protection strategy for CMOS integrated circuits in nanotechnology</title><title>Proceedings of the 2001 1st IEEE Conference on Nanotechnology. IEEE-NANO 2001 (Cat. No.01EX516)</title><addtitle>NANO</addtitle><description>On-chip electrostatic discharge (ESD) protection circuits are built in IC chips to protect the devices and circuits against ESD damage. But, ESD protection circuits constructed with scaled-down CMOS devices are very susceptible to ESD stress. Therefore, novel ESD protection solutions must be developed to overcome this reliability challenge for integrated circuits fabricated in nano-scale CMOS technology. The whole-chip ESD protection strategy for CMOS integrated circuits in nanotechnology has been proposed with two main methods. One is the substrate- triggered circuit technique used to effectively improve ESD robustness of devices in the nano-scale CMOS technology. The other is the novel design concept of "ESD buses" used to solve the internal ESD damage issue of CMOS IC with multiple and separated power lines. The internal circuits or interface circuits, realized by nano-scale CMOS devices, are more sensitive to such internal ESD damage issue. By using ESD buses, ESD current can be quickly discharged far away from the internal circuits or interface circuits of CMOS IC to achieve the goal of whole-chip ESD protection.</description><subject>CMOS integrated circuits</subject><subject>CMOS technology</subject><subject>Electrostatic discharge</subject><subject>Integrated circuit reliability</subject><subject>Integrated circuit technology</subject><subject>Nanoscale devices</subject><subject>Nanotechnology</subject><subject>Protection</subject><subject>Robustness</subject><subject>Stress</subject><isbn>0780372158</isbn><isbn>9780780372153</isbn><fulltext>true</fulltext><rsrctype>conference_proceeding</rsrctype><creationdate>2001</creationdate><recordtype>conference_proceeding</recordtype><sourceid>6IE</sourceid><sourceid>RIE</sourceid><recordid>eNotj0tLw0AAhBdEUNvexdP-gcR9P44l1gfUhlLFY9lkN81KzIbNesi_N6XOZZgPZmAAuMcoxxjpx916V-YEIZxrIRgjV-AOSYWoJJirG7Aax280i3EkOLsF-682dC6rWz_AzeEJDjEkVycfejimaJI7TbAJERbv5QH6fs5naGHtY_3r0zgz2Jv-XGr70IXTtATXjelGt_r3Bfh83nwUr9m2fHkr1tvME8xSJgzWiNREGsYbq6yphG4QZ7KSFcOSIGsElVXjuORCUW4Vp0ITZpXWjmpNF-Dhsuudc8ch-h8Tp-PlNP0D9i1Msg</recordid><startdate>2001</startdate><enddate>2001</enddate><creator>Ming-Dou Ker</creator><creator>Hsin-Chin Jiang</creator><general>IEEE</general><scope>6IE</scope><scope>6IH</scope><scope>CBEJK</scope><scope>RIE</scope><scope>RIO</scope></search><sort><creationdate>2001</creationdate><title>Whole-chip ESD protection strategy for CMOS integrated circuits in nanotechnology</title><author>Ming-Dou Ker ; Hsin-Chin Jiang</author></sort><facets><frbrtype>5</frbrtype><frbrgroupid>cdi_FETCH-LOGICAL-i214t-6a1902c27a45fd8dab69f0547b7b41720da637bfe5756835d8536924d899e3993</frbrgroupid><rsrctype>conference_proceedings</rsrctype><prefilter>conference_proceedings</prefilter><language>eng</language><creationdate>2001</creationdate><topic>CMOS integrated circuits</topic><topic>CMOS technology</topic><topic>Electrostatic discharge</topic><topic>Integrated circuit reliability</topic><topic>Integrated circuit technology</topic><topic>Nanoscale devices</topic><topic>Nanotechnology</topic><topic>Protection</topic><topic>Robustness</topic><topic>Stress</topic><toplevel>online_resources</toplevel><creatorcontrib>Ming-Dou Ker</creatorcontrib><creatorcontrib>Hsin-Chin Jiang</creatorcontrib><collection>IEEE Electronic Library (IEL) Conference Proceedings</collection><collection>IEEE Proceedings Order Plan (POP) 1998-present by volume</collection><collection>IEEE Xplore All Conference Proceedings</collection><collection>IEEE Electronic Library (IEL)</collection><collection>IEEE Proceedings Order Plans (POP) 1998-present</collection></facets><delivery><delcategory>Remote Search Resource</delcategory><fulltext>fulltext_linktorsrc</fulltext></delivery><addata><au>Ming-Dou Ker</au><au>Hsin-Chin Jiang</au><format>book</format><genre>proceeding</genre><ristype>CONF</ristype><atitle>Whole-chip ESD protection strategy for CMOS integrated circuits in nanotechnology</atitle><btitle>Proceedings of the 2001 1st IEEE Conference on Nanotechnology. IEEE-NANO 2001 (Cat. No.01EX516)</btitle><stitle>NANO</stitle><date>2001</date><risdate>2001</risdate><spage>325</spage><epage>330</epage><pages>325-330</pages><isbn>0780372158</isbn><isbn>9780780372153</isbn><abstract>On-chip electrostatic discharge (ESD) protection circuits are built in IC chips to protect the devices and circuits against ESD damage. But, ESD protection circuits constructed with scaled-down CMOS devices are very susceptible to ESD stress. Therefore, novel ESD protection solutions must be developed to overcome this reliability challenge for integrated circuits fabricated in nano-scale CMOS technology. The whole-chip ESD protection strategy for CMOS integrated circuits in nanotechnology has been proposed with two main methods. One is the substrate- triggered circuit technique used to effectively improve ESD robustness of devices in the nano-scale CMOS technology. The other is the novel design concept of "ESD buses" used to solve the internal ESD damage issue of CMOS IC with multiple and separated power lines. The internal circuits or interface circuits, realized by nano-scale CMOS devices, are more sensitive to such internal ESD damage issue. By using ESD buses, ESD current can be quickly discharged far away from the internal circuits or interface circuits of CMOS IC to achieve the goal of whole-chip ESD protection.</abstract><pub>IEEE</pub><doi>10.1109/NANO.2001.966442</doi><tpages>6</tpages><oa>free_for_read</oa></addata></record>
fulltext fulltext_linktorsrc
identifier ISBN: 0780372158
ispartof Proceedings of the 2001 1st IEEE Conference on Nanotechnology. IEEE-NANO 2001 (Cat. No.01EX516), 2001, p.325-330
issn
language eng
recordid cdi_ieee_primary_966442
source IEEE Electronic Library (IEL) Conference Proceedings
subjects CMOS integrated circuits
CMOS technology
Electrostatic discharge
Integrated circuit reliability
Integrated circuit technology
Nanoscale devices
Nanotechnology
Protection
Robustness
Stress
title Whole-chip ESD protection strategy for CMOS integrated circuits in nanotechnology
url https://sfx.bib-bvb.de/sfx_tum?ctx_ver=Z39.88-2004&ctx_enc=info:ofi/enc:UTF-8&ctx_tim=2025-01-14T21%3A20%3A19IST&url_ver=Z39.88-2004&url_ctx_fmt=infofi/fmt:kev:mtx:ctx&rfr_id=info:sid/primo.exlibrisgroup.com:primo3-Article-ieee_6IE&rft_val_fmt=info:ofi/fmt:kev:mtx:book&rft.genre=proceeding&rft.atitle=Whole-chip%20ESD%20protection%20strategy%20for%20CMOS%20integrated%20circuits%20in%20nanotechnology&rft.btitle=Proceedings%20of%20the%202001%201st%20IEEE%20Conference%20on%20Nanotechnology.%20IEEE-NANO%202001%20(Cat.%20No.01EX516)&rft.au=Ming-Dou%20Ker&rft.date=2001&rft.spage=325&rft.epage=330&rft.pages=325-330&rft.isbn=0780372158&rft.isbn_list=9780780372153&rft_id=info:doi/10.1109/NANO.2001.966442&rft_dat=%3Cieee_6IE%3E966442%3C/ieee_6IE%3E%3Curl%3E%3C/url%3E&disable_directlink=true&sfx.directlink=off&sfx.report_link=0&rft_id=info:oai/&rft_id=info:pmid/&rft_ieee_id=966442&rfr_iscdi=true