Hardware Implementation and Analysis of Gen-Z Protocol for Memory-Centric Architecture

With the increase in memory-intensive applications, a memory-centric architecture has been proposed in which the central processing units (CPUs) access a pool of fabric-attached memory. This architecture eliminates the dependency of system components and provides benefits for achieving an independen...

Ausführliche Beschreibung

Gespeichert in:
Bibliographische Detailangaben
Veröffentlicht in:IEEE access 2020, Vol.8, p.127244-127253
Hauptverfasser: Hong, Seokbin, Kwon, Won-Ok, Oh, Myeong-Hoon
Format: Artikel
Sprache:eng
Schlagworte:
Online-Zugang:Volltext
Tags: Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
container_end_page 127253
container_issue
container_start_page 127244
container_title IEEE access
container_volume 8
creator Hong, Seokbin
Kwon, Won-Ok
Oh, Myeong-Hoon
description With the increase in memory-intensive applications, a memory-centric architecture has been proposed in which the central processing units (CPUs) access a pool of fabric-attached memory. This architecture eliminates the dependency of system components and provides benefits for achieving an independent upgrade cycle and fine-grained resource control. However, developing a memory-centric architecture requires new hardware and software for achieving the low-latency and high-bandwidth communication between the memory and the CPU. This paper presents a hardware prototype of a memory-centric architecture using Gen-Z, which is a new universal system interconnect optimized for ultralow latency and ultra-high bandwidth. The Gen-Z hardware prototype was designed according to the core specification 1.0a and implemented in two types of host interfaces. In this study, we measured the performance of the Gen-Z hardware prototype, i.e., the latency and throughput, and compared it with of the solid-state drive (SSD) and local memory. The experimental results indicated that the performance of remote memory access for a specific write request that utilizes the Gen-Z protocol was better than that of the SSD and local memory. Further, we discussed methods for improving the performance of the Gen-Z prototype.
doi_str_mv 10.1109/ACCESS.2020.3008227
format Article
fullrecord <record><control><sourceid>proquest_ieee_</sourceid><recordid>TN_cdi_ieee_primary_9137193</recordid><sourceformat>XML</sourceformat><sourcesystem>PC</sourcesystem><ieee_id>9137193</ieee_id><doaj_id>oai_doaj_org_article_72da896e6f564eca91990e427c5c87d9</doaj_id><sourcerecordid>2454641068</sourcerecordid><originalsourceid>FETCH-LOGICAL-c408t-21832eb049ba424165bba354871c78da31fa764e654fb46f02649e1d91db19a83</originalsourceid><addsrcrecordid>eNpNkUlLxEAQhYMoKOov8NLgOWNv6eU4BJeBEQWXg5em0qlohkx67M4g8-_NGBHrUkVR73tQL8suGJ0xRu3VvCyvn55mnHI6E5QazvVBdsKZsrkohDr8Nx9n5ymt6FhmXBX6JHu9g1h_QUSyWG86XGM_wNCGnkBfk3kP3S61iYSG3GKfv5HHGIbgQ0eaEMk9rkPc5eWoia0n8-g_2gH9sI14lh010CU8_-2n2cvN9XN5ly8fbhflfJl7Sc2Qc2YEx4pKW4HkkqmiqkAU0mjmtalBsAa0kqgK2VRSNZQraZHVltUVs2DEabaYuHWAldvEdg1x5wK07mcR4ruDOLS-Q6d5DcYqVE0xEj1YZi1FybUvvNG1HVmXE2sTw-cW0-BWYRvHFyTHZSGVZFTtHcV05WNIKWLz58qo2-fhpjzcPg_3m8eouphULSL-KSwTmlkhvgEnbIUx</addsrcrecordid><sourcetype>Open Website</sourcetype><iscdi>true</iscdi><recordtype>article</recordtype><pqid>2454641068</pqid></control><display><type>article</type><title>Hardware Implementation and Analysis of Gen-Z Protocol for Memory-Centric Architecture</title><source>DOAJ Directory of Open Access Journals</source><source>EZB-FREE-00999 freely available EZB journals</source><source>IEEE Xplore Open Access Journals</source><creator>Hong, Seokbin ; Kwon, Won-Ok ; Oh, Myeong-Hoon</creator><creatorcontrib>Hong, Seokbin ; Kwon, Won-Ok ; Oh, Myeong-Hoon</creatorcontrib><description>With the increase in memory-intensive applications, a memory-centric architecture has been proposed in which the central processing units (CPUs) access a pool of fabric-attached memory. This architecture eliminates the dependency of system components and provides benefits for achieving an independent upgrade cycle and fine-grained resource control. However, developing a memory-centric architecture requires new hardware and software for achieving the low-latency and high-bandwidth communication between the memory and the CPU. This paper presents a hardware prototype of a memory-centric architecture using Gen-Z, which is a new universal system interconnect optimized for ultralow latency and ultra-high bandwidth. The Gen-Z hardware prototype was designed according to the core specification 1.0a and implemented in two types of host interfaces. In this study, we measured the performance of the Gen-Z hardware prototype, i.e., the latency and throughput, and compared it with of the solid-state drive (SSD) and local memory. The experimental results indicated that the performance of remote memory access for a specific write request that utilizes the Gen-Z protocol was better than that of the SSD and local memory. Further, we discussed methods for improving the performance of the Gen-Z prototype.</description><identifier>ISSN: 2169-3536</identifier><identifier>EISSN: 2169-3536</identifier><identifier>DOI: 10.1109/ACCESS.2020.3008227</identifier><identifier>CODEN: IAECCG</identifier><language>eng</language><publisher>Piscataway: IEEE</publisher><subject>Bandwidth ; Central processing units ; Computer architecture ; CPUs ; Data storage ; Disaggregated memory ; fabric-attached memory ; Gen-Z protocol ; Generation Z ; Hardware ; Memory architecture ; Memory management ; memory-centric architecture ; Network latency ; Protocols ; Prototypes ; Solid state devices ; universal system interconnect</subject><ispartof>IEEE access, 2020, Vol.8, p.127244-127253</ispartof><rights>Copyright The Institute of Electrical and Electronics Engineers, Inc. (IEEE) 2020</rights><lds50>peer_reviewed</lds50><oa>free_for_read</oa><woscitedreferencessubscribed>false</woscitedreferencessubscribed><citedby>FETCH-LOGICAL-c408t-21832eb049ba424165bba354871c78da31fa764e654fb46f02649e1d91db19a83</citedby><cites>FETCH-LOGICAL-c408t-21832eb049ba424165bba354871c78da31fa764e654fb46f02649e1d91db19a83</cites><orcidid>0000-0002-6019-1422 ; 0000-0002-1720-5905 ; 0000-0002-4131-5039</orcidid></display><links><openurl>$$Topenurl_article</openurl><openurlfulltext>$$Topenurlfull_article</openurlfulltext><thumbnail>$$Tsyndetics_thumb_exl</thumbnail><linktohtml>$$Uhttps://ieeexplore.ieee.org/document/9137193$$EHTML$$P50$$Gieee$$Hfree_for_read</linktohtml><link.rule.ids>314,776,780,860,2096,4010,27610,27900,27901,27902,54908</link.rule.ids></links><search><creatorcontrib>Hong, Seokbin</creatorcontrib><creatorcontrib>Kwon, Won-Ok</creatorcontrib><creatorcontrib>Oh, Myeong-Hoon</creatorcontrib><title>Hardware Implementation and Analysis of Gen-Z Protocol for Memory-Centric Architecture</title><title>IEEE access</title><addtitle>Access</addtitle><description>With the increase in memory-intensive applications, a memory-centric architecture has been proposed in which the central processing units (CPUs) access a pool of fabric-attached memory. This architecture eliminates the dependency of system components and provides benefits for achieving an independent upgrade cycle and fine-grained resource control. However, developing a memory-centric architecture requires new hardware and software for achieving the low-latency and high-bandwidth communication between the memory and the CPU. This paper presents a hardware prototype of a memory-centric architecture using Gen-Z, which is a new universal system interconnect optimized for ultralow latency and ultra-high bandwidth. The Gen-Z hardware prototype was designed according to the core specification 1.0a and implemented in two types of host interfaces. In this study, we measured the performance of the Gen-Z hardware prototype, i.e., the latency and throughput, and compared it with of the solid-state drive (SSD) and local memory. The experimental results indicated that the performance of remote memory access for a specific write request that utilizes the Gen-Z protocol was better than that of the SSD and local memory. Further, we discussed methods for improving the performance of the Gen-Z prototype.</description><subject>Bandwidth</subject><subject>Central processing units</subject><subject>Computer architecture</subject><subject>CPUs</subject><subject>Data storage</subject><subject>Disaggregated memory</subject><subject>fabric-attached memory</subject><subject>Gen-Z protocol</subject><subject>Generation Z</subject><subject>Hardware</subject><subject>Memory architecture</subject><subject>Memory management</subject><subject>memory-centric architecture</subject><subject>Network latency</subject><subject>Protocols</subject><subject>Prototypes</subject><subject>Solid state devices</subject><subject>universal system interconnect</subject><issn>2169-3536</issn><issn>2169-3536</issn><fulltext>true</fulltext><rsrctype>article</rsrctype><creationdate>2020</creationdate><recordtype>article</recordtype><sourceid>ESBDL</sourceid><sourceid>RIE</sourceid><sourceid>DOA</sourceid><recordid>eNpNkUlLxEAQhYMoKOov8NLgOWNv6eU4BJeBEQWXg5em0qlohkx67M4g8-_NGBHrUkVR73tQL8suGJ0xRu3VvCyvn55mnHI6E5QazvVBdsKZsrkohDr8Nx9n5ymt6FhmXBX6JHu9g1h_QUSyWG86XGM_wNCGnkBfk3kP3S61iYSG3GKfv5HHGIbgQ0eaEMk9rkPc5eWoia0n8-g_2gH9sI14lh010CU8_-2n2cvN9XN5ly8fbhflfJl7Sc2Qc2YEx4pKW4HkkqmiqkAU0mjmtalBsAa0kqgK2VRSNZQraZHVltUVs2DEabaYuHWAldvEdg1x5wK07mcR4ruDOLS-Q6d5DcYqVE0xEj1YZi1FybUvvNG1HVmXE2sTw-cW0-BWYRvHFyTHZSGVZFTtHcV05WNIKWLz58qo2-fhpjzcPg_3m8eouphULSL-KSwTmlkhvgEnbIUx</recordid><startdate>2020</startdate><enddate>2020</enddate><creator>Hong, Seokbin</creator><creator>Kwon, Won-Ok</creator><creator>Oh, Myeong-Hoon</creator><general>IEEE</general><general>The Institute of Electrical and Electronics Engineers, Inc. (IEEE)</general><scope>97E</scope><scope>ESBDL</scope><scope>RIA</scope><scope>RIE</scope><scope>AAYXX</scope><scope>CITATION</scope><scope>7SC</scope><scope>7SP</scope><scope>7SR</scope><scope>8BQ</scope><scope>8FD</scope><scope>JG9</scope><scope>JQ2</scope><scope>L7M</scope><scope>L~C</scope><scope>L~D</scope><scope>DOA</scope><orcidid>https://orcid.org/0000-0002-6019-1422</orcidid><orcidid>https://orcid.org/0000-0002-1720-5905</orcidid><orcidid>https://orcid.org/0000-0002-4131-5039</orcidid></search><sort><creationdate>2020</creationdate><title>Hardware Implementation and Analysis of Gen-Z Protocol for Memory-Centric Architecture</title><author>Hong, Seokbin ; Kwon, Won-Ok ; Oh, Myeong-Hoon</author></sort><facets><frbrtype>5</frbrtype><frbrgroupid>cdi_FETCH-LOGICAL-c408t-21832eb049ba424165bba354871c78da31fa764e654fb46f02649e1d91db19a83</frbrgroupid><rsrctype>articles</rsrctype><prefilter>articles</prefilter><language>eng</language><creationdate>2020</creationdate><topic>Bandwidth</topic><topic>Central processing units</topic><topic>Computer architecture</topic><topic>CPUs</topic><topic>Data storage</topic><topic>Disaggregated memory</topic><topic>fabric-attached memory</topic><topic>Gen-Z protocol</topic><topic>Generation Z</topic><topic>Hardware</topic><topic>Memory architecture</topic><topic>Memory management</topic><topic>memory-centric architecture</topic><topic>Network latency</topic><topic>Protocols</topic><topic>Prototypes</topic><topic>Solid state devices</topic><topic>universal system interconnect</topic><toplevel>peer_reviewed</toplevel><toplevel>online_resources</toplevel><creatorcontrib>Hong, Seokbin</creatorcontrib><creatorcontrib>Kwon, Won-Ok</creatorcontrib><creatorcontrib>Oh, Myeong-Hoon</creatorcontrib><collection>IEEE All-Society Periodicals Package (ASPP) 2005-present</collection><collection>IEEE Xplore Open Access Journals</collection><collection>IEEE All-Society Periodicals Package (ASPP) 1998-Present</collection><collection>IEEE Electronic Library (IEL)</collection><collection>CrossRef</collection><collection>Computer and Information Systems Abstracts</collection><collection>Electronics &amp; Communications Abstracts</collection><collection>Engineered Materials Abstracts</collection><collection>METADEX</collection><collection>Technology Research Database</collection><collection>Materials Research Database</collection><collection>ProQuest Computer Science Collection</collection><collection>Advanced Technologies Database with Aerospace</collection><collection>Computer and Information Systems Abstracts – Academic</collection><collection>Computer and Information Systems Abstracts Professional</collection><collection>DOAJ Directory of Open Access Journals</collection><jtitle>IEEE access</jtitle></facets><delivery><delcategory>Remote Search Resource</delcategory><fulltext>fulltext</fulltext></delivery><addata><au>Hong, Seokbin</au><au>Kwon, Won-Ok</au><au>Oh, Myeong-Hoon</au><format>journal</format><genre>article</genre><ristype>JOUR</ristype><atitle>Hardware Implementation and Analysis of Gen-Z Protocol for Memory-Centric Architecture</atitle><jtitle>IEEE access</jtitle><stitle>Access</stitle><date>2020</date><risdate>2020</risdate><volume>8</volume><spage>127244</spage><epage>127253</epage><pages>127244-127253</pages><issn>2169-3536</issn><eissn>2169-3536</eissn><coden>IAECCG</coden><abstract>With the increase in memory-intensive applications, a memory-centric architecture has been proposed in which the central processing units (CPUs) access a pool of fabric-attached memory. This architecture eliminates the dependency of system components and provides benefits for achieving an independent upgrade cycle and fine-grained resource control. However, developing a memory-centric architecture requires new hardware and software for achieving the low-latency and high-bandwidth communication between the memory and the CPU. This paper presents a hardware prototype of a memory-centric architecture using Gen-Z, which is a new universal system interconnect optimized for ultralow latency and ultra-high bandwidth. The Gen-Z hardware prototype was designed according to the core specification 1.0a and implemented in two types of host interfaces. In this study, we measured the performance of the Gen-Z hardware prototype, i.e., the latency and throughput, and compared it with of the solid-state drive (SSD) and local memory. The experimental results indicated that the performance of remote memory access for a specific write request that utilizes the Gen-Z protocol was better than that of the SSD and local memory. Further, we discussed methods for improving the performance of the Gen-Z prototype.</abstract><cop>Piscataway</cop><pub>IEEE</pub><doi>10.1109/ACCESS.2020.3008227</doi><tpages>10</tpages><orcidid>https://orcid.org/0000-0002-6019-1422</orcidid><orcidid>https://orcid.org/0000-0002-1720-5905</orcidid><orcidid>https://orcid.org/0000-0002-4131-5039</orcidid><oa>free_for_read</oa></addata></record>
fulltext fulltext
identifier ISSN: 2169-3536
ispartof IEEE access, 2020, Vol.8, p.127244-127253
issn 2169-3536
2169-3536
language eng
recordid cdi_ieee_primary_9137193
source DOAJ Directory of Open Access Journals; EZB-FREE-00999 freely available EZB journals; IEEE Xplore Open Access Journals
subjects Bandwidth
Central processing units
Computer architecture
CPUs
Data storage
Disaggregated memory
fabric-attached memory
Gen-Z protocol
Generation Z
Hardware
Memory architecture
Memory management
memory-centric architecture
Network latency
Protocols
Prototypes
Solid state devices
universal system interconnect
title Hardware Implementation and Analysis of Gen-Z Protocol for Memory-Centric Architecture
url https://sfx.bib-bvb.de/sfx_tum?ctx_ver=Z39.88-2004&ctx_enc=info:ofi/enc:UTF-8&ctx_tim=2025-01-31T19%3A52%3A24IST&url_ver=Z39.88-2004&url_ctx_fmt=infofi/fmt:kev:mtx:ctx&rfr_id=info:sid/primo.exlibrisgroup.com:primo3-Article-proquest_ieee_&rft_val_fmt=info:ofi/fmt:kev:mtx:journal&rft.genre=article&rft.atitle=Hardware%20Implementation%20and%20Analysis%20of%20Gen-Z%20Protocol%20for%20Memory-Centric%20Architecture&rft.jtitle=IEEE%20access&rft.au=Hong,%20Seokbin&rft.date=2020&rft.volume=8&rft.spage=127244&rft.epage=127253&rft.pages=127244-127253&rft.issn=2169-3536&rft.eissn=2169-3536&rft.coden=IAECCG&rft_id=info:doi/10.1109/ACCESS.2020.3008227&rft_dat=%3Cproquest_ieee_%3E2454641068%3C/proquest_ieee_%3E%3Curl%3E%3C/url%3E&disable_directlink=true&sfx.directlink=off&sfx.report_link=0&rft_id=info:oai/&rft_pqid=2454641068&rft_id=info:pmid/&rft_ieee_id=9137193&rft_doaj_id=oai_doaj_org_article_72da896e6f564eca91990e427c5c87d9&rfr_iscdi=true