Improving the Scalability of SOI-Based Tunnel FETs Using Ground Plane in Buried Oxide
Tunnel field-effect transistors (TFETs) are known to exhibit degraded electrical characteristics at smaller channel lengths, primarily due to direct source-to-drain band-to-band tunneling (BTBT). In this paper, we propose a technique to suppress direct source-to-drain BTBT by increasing the effectiv...
Gespeichert in:
Veröffentlicht in: | IEEE journal of the Electron Devices Society 2019, Vol.7, p.435-443 |
---|---|
Hauptverfasser: | , |
Format: | Artikel |
Sprache: | eng |
Schlagworte: | |
Online-Zugang: | Volltext |
Tags: |
Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
|
container_end_page | 443 |
---|---|
container_issue | |
container_start_page | 435 |
container_title | IEEE journal of the Electron Devices Society |
container_volume | 7 |
creator | Garg, Shelly Saurabh, Sneh |
description | Tunnel field-effect transistors (TFETs) are known to exhibit degraded electrical characteristics at smaller channel lengths, primarily due to direct source-to-drain band-to-band tunneling (BTBT). In this paper, we propose a technique to suppress direct source-to-drain BTBT by increasing the effective distance between the source and the drain. We propose to add a ground plane (GP) in the buried oxide of a silicon-on-insulator (SOI) TFET which depletes the drain and increases the effective source-to-drain distance. Using 2-D device simulations it is shown that the introduction of the ground plane is effective in reducing OFF-state current and ambipolar current, as well as, in improving the average subthreshold swing for the small channel length SOI-TFETs. Additionally, the addition of GP is helpful in ameliorating the short-channel effects, such as drain-induced barrier lowering and threshold voltage roll-off. |
doi_str_mv | 10.1109/JEDS.2019.2907314 |
format | Article |
fullrecord | <record><control><sourceid>proquest_ieee_</sourceid><recordid>TN_cdi_ieee_primary_8681162</recordid><sourceformat>XML</sourceformat><sourcesystem>PC</sourcesystem><ieee_id>8681162</ieee_id><doaj_id>oai_doaj_org_article_857298fc7a82416886a10818e6311219</doaj_id><sourcerecordid>2296105722</sourcerecordid><originalsourceid>FETCH-LOGICAL-c402t-c81c5097681be6342da1e59bcc74462cb51cdabebebc8420f60d80ae507be7573</originalsourceid><addsrcrecordid>eNpNUctOwzAQjBBIVNAPQFwscU7xOokfR8qzCKlIbc-W42zAVZoUO0H073EpQqwPu7JmZu2ZJLkAOgGg6vr5_m4xYRTUhCkqMsiPkhEDLlMusvz433yajENY01gSuOJ8lKxmm63vPl37Rvp3JAtrGlO6xvU70tVkMZ-lUxOwIsuhbbEhD_fLQFZhD3_03dBW5LUxLRLXkungXQTOv1yF58lJbZqA499-lqwi8_YpfZk_zm5vXlKbU9anVoItqBJcQok8y1llAAtVWivynDNbFmArU2I8VuaM1pxWkhosqChRFCI7S2YH3aoza731bmP8TnfG6Z-Lzr9p43tnG9SyEEzJ2gojWR79kNxAdEHGvQAMVNS6OmhFPz4GDL1ed4Nv4_M1Y4oDjQIsouCAsr4LwWP9txWo3oeh92HofRj6N4zIuTxwHCL-4WX8NXCWfQMPmII0</addsrcrecordid><sourcetype>Open Website</sourcetype><iscdi>true</iscdi><recordtype>article</recordtype><pqid>2296105722</pqid></control><display><type>article</type><title>Improving the Scalability of SOI-Based Tunnel FETs Using Ground Plane in Buried Oxide</title><source>IEEE Open Access Journals</source><source>DOAJ Directory of Open Access Journals</source><source>Elektronische Zeitschriftenbibliothek - Frei zugängliche E-Journals</source><creator>Garg, Shelly ; Saurabh, Sneh</creator><creatorcontrib>Garg, Shelly ; Saurabh, Sneh</creatorcontrib><description>Tunnel field-effect transistors (TFETs) are known to exhibit degraded electrical characteristics at smaller channel lengths, primarily due to direct source-to-drain band-to-band tunneling (BTBT). In this paper, we propose a technique to suppress direct source-to-drain BTBT by increasing the effective distance between the source and the drain. We propose to add a ground plane (GP) in the buried oxide of a silicon-on-insulator (SOI) TFET which depletes the drain and increases the effective source-to-drain distance. Using 2-D device simulations it is shown that the introduction of the ground plane is effective in reducing OFF-state current and ambipolar current, as well as, in improving the average subthreshold swing for the small channel length SOI-TFETs. Additionally, the addition of GP is helpful in ameliorating the short-channel effects, such as drain-induced barrier lowering and threshold voltage roll-off.</description><identifier>ISSN: 2168-6734</identifier><identifier>EISSN: 2168-6734</identifier><identifier>DOI: 10.1109/JEDS.2019.2907314</identifier><identifier>CODEN: IJEDAC</identifier><language>eng</language><publisher>New York: IEEE</publisher><subject>ambipolar current ; Doping ; Field effect transistors ; Global Positioning System ; Ground plane ; Logic gates ; Scalability ; Semiconductor devices ; short-channel effects ; SOI ; SOI (semiconductors) ; TFETs ; Threshold voltage ; Tunneling</subject><ispartof>IEEE journal of the Electron Devices Society, 2019, Vol.7, p.435-443</ispartof><rights>Copyright The Institute of Electrical and Electronics Engineers, Inc. (IEEE) 2019</rights><lds50>peer_reviewed</lds50><oa>free_for_read</oa><woscitedreferencessubscribed>false</woscitedreferencessubscribed><citedby>FETCH-LOGICAL-c402t-c81c5097681be6342da1e59bcc74462cb51cdabebebc8420f60d80ae507be7573</citedby><cites>FETCH-LOGICAL-c402t-c81c5097681be6342da1e59bcc74462cb51cdabebebc8420f60d80ae507be7573</cites><orcidid>0000-0002-0587-3391 ; 0000-0002-6807-7544</orcidid></display><links><openurl>$$Topenurl_article</openurl><openurlfulltext>$$Topenurlfull_article</openurlfulltext><thumbnail>$$Tsyndetics_thumb_exl</thumbnail><linktohtml>$$Uhttps://ieeexplore.ieee.org/document/8681162$$EHTML$$P50$$Gieee$$Hfree_for_read</linktohtml><link.rule.ids>314,776,780,860,2096,4010,27610,27900,27901,27902,54908</link.rule.ids></links><search><creatorcontrib>Garg, Shelly</creatorcontrib><creatorcontrib>Saurabh, Sneh</creatorcontrib><title>Improving the Scalability of SOI-Based Tunnel FETs Using Ground Plane in Buried Oxide</title><title>IEEE journal of the Electron Devices Society</title><addtitle>JEDS</addtitle><description>Tunnel field-effect transistors (TFETs) are known to exhibit degraded electrical characteristics at smaller channel lengths, primarily due to direct source-to-drain band-to-band tunneling (BTBT). In this paper, we propose a technique to suppress direct source-to-drain BTBT by increasing the effective distance between the source and the drain. We propose to add a ground plane (GP) in the buried oxide of a silicon-on-insulator (SOI) TFET which depletes the drain and increases the effective source-to-drain distance. Using 2-D device simulations it is shown that the introduction of the ground plane is effective in reducing OFF-state current and ambipolar current, as well as, in improving the average subthreshold swing for the small channel length SOI-TFETs. Additionally, the addition of GP is helpful in ameliorating the short-channel effects, such as drain-induced barrier lowering and threshold voltage roll-off.</description><subject>ambipolar current</subject><subject>Doping</subject><subject>Field effect transistors</subject><subject>Global Positioning System</subject><subject>Ground plane</subject><subject>Logic gates</subject><subject>Scalability</subject><subject>Semiconductor devices</subject><subject>short-channel effects</subject><subject>SOI</subject><subject>SOI (semiconductors)</subject><subject>TFETs</subject><subject>Threshold voltage</subject><subject>Tunneling</subject><issn>2168-6734</issn><issn>2168-6734</issn><fulltext>true</fulltext><rsrctype>article</rsrctype><creationdate>2019</creationdate><recordtype>article</recordtype><sourceid>ESBDL</sourceid><sourceid>RIE</sourceid><sourceid>DOA</sourceid><recordid>eNpNUctOwzAQjBBIVNAPQFwscU7xOokfR8qzCKlIbc-W42zAVZoUO0H073EpQqwPu7JmZu2ZJLkAOgGg6vr5_m4xYRTUhCkqMsiPkhEDLlMusvz433yajENY01gSuOJ8lKxmm63vPl37Rvp3JAtrGlO6xvU70tVkMZ-lUxOwIsuhbbEhD_fLQFZhD3_03dBW5LUxLRLXkungXQTOv1yF58lJbZqA499-lqwi8_YpfZk_zm5vXlKbU9anVoItqBJcQok8y1llAAtVWivynDNbFmArU2I8VuaM1pxWkhosqChRFCI7S2YH3aoza731bmP8TnfG6Z-Lzr9p43tnG9SyEEzJ2gojWR79kNxAdEHGvQAMVNS6OmhFPz4GDL1ed4Nv4_M1Y4oDjQIsouCAsr4LwWP9txWo3oeh92HofRj6N4zIuTxwHCL-4WX8NXCWfQMPmII0</recordid><startdate>2019</startdate><enddate>2019</enddate><creator>Garg, Shelly</creator><creator>Saurabh, Sneh</creator><general>IEEE</general><general>The Institute of Electrical and Electronics Engineers, Inc. (IEEE)</general><scope>97E</scope><scope>ESBDL</scope><scope>RIA</scope><scope>RIE</scope><scope>AAYXX</scope><scope>CITATION</scope><scope>7SP</scope><scope>8FD</scope><scope>L7M</scope><scope>DOA</scope><orcidid>https://orcid.org/0000-0002-0587-3391</orcidid><orcidid>https://orcid.org/0000-0002-6807-7544</orcidid></search><sort><creationdate>2019</creationdate><title>Improving the Scalability of SOI-Based Tunnel FETs Using Ground Plane in Buried Oxide</title><author>Garg, Shelly ; Saurabh, Sneh</author></sort><facets><frbrtype>5</frbrtype><frbrgroupid>cdi_FETCH-LOGICAL-c402t-c81c5097681be6342da1e59bcc74462cb51cdabebebc8420f60d80ae507be7573</frbrgroupid><rsrctype>articles</rsrctype><prefilter>articles</prefilter><language>eng</language><creationdate>2019</creationdate><topic>ambipolar current</topic><topic>Doping</topic><topic>Field effect transistors</topic><topic>Global Positioning System</topic><topic>Ground plane</topic><topic>Logic gates</topic><topic>Scalability</topic><topic>Semiconductor devices</topic><topic>short-channel effects</topic><topic>SOI</topic><topic>SOI (semiconductors)</topic><topic>TFETs</topic><topic>Threshold voltage</topic><topic>Tunneling</topic><toplevel>peer_reviewed</toplevel><toplevel>online_resources</toplevel><creatorcontrib>Garg, Shelly</creatorcontrib><creatorcontrib>Saurabh, Sneh</creatorcontrib><collection>IEEE All-Society Periodicals Package (ASPP) 2005-present</collection><collection>IEEE Open Access Journals</collection><collection>IEEE All-Society Periodicals Package (ASPP) 1998-Present</collection><collection>IEEE Electronic Library (IEL)</collection><collection>CrossRef</collection><collection>Electronics & Communications Abstracts</collection><collection>Technology Research Database</collection><collection>Advanced Technologies Database with Aerospace</collection><collection>DOAJ Directory of Open Access Journals</collection><jtitle>IEEE journal of the Electron Devices Society</jtitle></facets><delivery><delcategory>Remote Search Resource</delcategory><fulltext>fulltext</fulltext></delivery><addata><au>Garg, Shelly</au><au>Saurabh, Sneh</au><format>journal</format><genre>article</genre><ristype>JOUR</ristype><atitle>Improving the Scalability of SOI-Based Tunnel FETs Using Ground Plane in Buried Oxide</atitle><jtitle>IEEE journal of the Electron Devices Society</jtitle><stitle>JEDS</stitle><date>2019</date><risdate>2019</risdate><volume>7</volume><spage>435</spage><epage>443</epage><pages>435-443</pages><issn>2168-6734</issn><eissn>2168-6734</eissn><coden>IJEDAC</coden><abstract>Tunnel field-effect transistors (TFETs) are known to exhibit degraded electrical characteristics at smaller channel lengths, primarily due to direct source-to-drain band-to-band tunneling (BTBT). In this paper, we propose a technique to suppress direct source-to-drain BTBT by increasing the effective distance between the source and the drain. We propose to add a ground plane (GP) in the buried oxide of a silicon-on-insulator (SOI) TFET which depletes the drain and increases the effective source-to-drain distance. Using 2-D device simulations it is shown that the introduction of the ground plane is effective in reducing OFF-state current and ambipolar current, as well as, in improving the average subthreshold swing for the small channel length SOI-TFETs. Additionally, the addition of GP is helpful in ameliorating the short-channel effects, such as drain-induced barrier lowering and threshold voltage roll-off.</abstract><cop>New York</cop><pub>IEEE</pub><doi>10.1109/JEDS.2019.2907314</doi><tpages>9</tpages><orcidid>https://orcid.org/0000-0002-0587-3391</orcidid><orcidid>https://orcid.org/0000-0002-6807-7544</orcidid><oa>free_for_read</oa></addata></record> |
fulltext | fulltext |
identifier | ISSN: 2168-6734 |
ispartof | IEEE journal of the Electron Devices Society, 2019, Vol.7, p.435-443 |
issn | 2168-6734 2168-6734 |
language | eng |
recordid | cdi_ieee_primary_8681162 |
source | IEEE Open Access Journals; DOAJ Directory of Open Access Journals; Elektronische Zeitschriftenbibliothek - Frei zugängliche E-Journals |
subjects | ambipolar current Doping Field effect transistors Global Positioning System Ground plane Logic gates Scalability Semiconductor devices short-channel effects SOI SOI (semiconductors) TFETs Threshold voltage Tunneling |
title | Improving the Scalability of SOI-Based Tunnel FETs Using Ground Plane in Buried Oxide |
url | https://sfx.bib-bvb.de/sfx_tum?ctx_ver=Z39.88-2004&ctx_enc=info:ofi/enc:UTF-8&ctx_tim=2025-02-05T17%3A19%3A32IST&url_ver=Z39.88-2004&url_ctx_fmt=infofi/fmt:kev:mtx:ctx&rfr_id=info:sid/primo.exlibrisgroup.com:primo3-Article-proquest_ieee_&rft_val_fmt=info:ofi/fmt:kev:mtx:journal&rft.genre=article&rft.atitle=Improving%20the%20Scalability%20of%20SOI-Based%20Tunnel%20FETs%20Using%20Ground%20Plane%20in%20Buried%20Oxide&rft.jtitle=IEEE%20journal%20of%20the%20Electron%20Devices%20Society&rft.au=Garg,%20Shelly&rft.date=2019&rft.volume=7&rft.spage=435&rft.epage=443&rft.pages=435-443&rft.issn=2168-6734&rft.eissn=2168-6734&rft.coden=IJEDAC&rft_id=info:doi/10.1109/JEDS.2019.2907314&rft_dat=%3Cproquest_ieee_%3E2296105722%3C/proquest_ieee_%3E%3Curl%3E%3C/url%3E&disable_directlink=true&sfx.directlink=off&sfx.report_link=0&rft_id=info:oai/&rft_pqid=2296105722&rft_id=info:pmid/&rft_ieee_id=8681162&rft_doaj_id=oai_doaj_org_article_857298fc7a82416886a10818e6311219&rfr_iscdi=true |