Fabrication of wafer level chip scale packaging for optoelectronic devices
A novel, simple processing and wafer level packaging method for a 4/spl times/4 Resonant Cavity LEDs chip with individual array is under development. Palladium/Gold (Pd/Au) alloys are used as p-type contacts and as rewiring metallization for optoelectronic devices to improve the fabrication process....
Gespeichert in:
Hauptverfasser: | , , , , |
---|---|
Format: | Tagungsbericht |
Sprache: | eng |
Schlagworte: | |
Online-Zugang: | Volltext bestellen |
Tags: |
Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
|
Zusammenfassung: | A novel, simple processing and wafer level packaging method for a 4/spl times/4 Resonant Cavity LEDs chip with individual array is under development. Palladium/Gold (Pd/Au) alloys are used as p-type contacts and as rewiring metallization for optoelectronic devices to improve the fabrication process. By use of these alloys we have found a reduction of a factor of 10 in the resistance compared to Titanium/Gold (Ti/Au), due to the formation of a conducting oxide at the interface between the metal and semiconductor. On the packaging side, electroplated solder deposition was used to fabricate eutectic solderbump arrays on the chip. For the Under Bump Metallurgies (UBM), a thin layer (100 nm) of Ti and a layer (200 nm) of Cu was sputtered on the wafer. A 10 /spl mu/m thick copper stud is platted on top of the UBM to be used as a stem for the solder. |
---|---|
ISSN: | 0569-5503 2377-5726 |
DOI: | 10.1109/ECTC.1999.776335 |