Scalable Approach for Power Droop Reduction During Scan-Based Logic BIST
The generation of significant power droop (PD) during at-speed test performed by Logic Built-In Self Test (LBIST) is a serious concern for modern ICs. In fact, the PD originated during test may delay signal transitions of the circuit under test (CUT): an effect that may be erroneously recognized as...
Gespeichert in:
Veröffentlicht in: | IEEE transactions on very large scale integration (VLSI) systems 2017-01, Vol.25 (1), p.238-246 |
---|---|
Hauptverfasser: | , , , , , |
Format: | Artikel |
Sprache: | eng |
Schlagworte: | |
Online-Zugang: | Volltext bestellen |
Tags: |
Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
|
container_end_page | 246 |
---|---|
container_issue | 1 |
container_start_page | 238 |
container_title | IEEE transactions on very large scale integration (VLSI) systems |
container_volume | 25 |
creator | Omana, Martin Rossi, Daniele Fuzzi, Filippo Metra, Cecilia Tirumurti, Chandrasekharan Chandra Galivanche, Rajesh |
description | The generation of significant power droop (PD) during at-speed test performed by Logic Built-In Self Test (LBIST) is a serious concern for modern ICs. In fact, the PD originated during test may delay signal transitions of the circuit under test (CUT): an effect that may be erroneously recognized as delay faults, with consequent erroneous generation of test fails and increase in yield loss. In this paper, we propose a novel scalable approach to reduce the PD during at-speed test of sequential circuits with scan-based LBIST using the launch-on-capture scheme. This is achieved by reducing the activity factor of the CUT, by proper modification of the test vectors generated by the LBIST of sequential ICs. Our scalable solution allows us to reduce PD to a value similar to that occurring during the CUT in field operation, without increasing the number of test vectors required to achieve a target fault coverage (FC). We present a hardware implementation of our approach that requires limited area overhead. Finally, we show that, compared with recent alternative solutions providing a similar PD reduction, our approach enables a significant reduction of the number of test vectors (by more than 50%), thus the test time, to achieve a target FC. |
doi_str_mv | 10.1109/TVLSI.2016.2572606 |
format | Article |
fullrecord | <record><control><sourceid>proquest_RIE</sourceid><recordid>TN_cdi_ieee_primary_7491240</recordid><sourceformat>XML</sourceformat><sourcesystem>PC</sourcesystem><ieee_id>7491240</ieee_id><sourcerecordid>1855460305</sourcerecordid><originalsourceid>FETCH-LOGICAL-c339t-5c5a7e226d571b2579bde543ac0026b434beca4d780d8cd753d4a347f81f0a803</originalsourceid><addsrcrecordid>eNo9kMtOwzAQRS0EEqXwA7CxxDpl_IqTZV_QSpFAtLC1HNspqUocnEaIv8elFbOZWdwzMzoI3RIYEQL5w_q9WC1HFEg6okLSFNIzNCBCyCSPdR5nSFmSUQKX6KrrtgCE8xwGaLEyeqfLncPjtg1emw9c-YBf_LcLeBa8b_Grs73Z177Bsz7UzQZHpEkmunMWF35TGzxZrtbX6KLSu87dnPoQvT3O19NFUjw_LafjIjGM5ftEGKGlozS1QpIy_pqX1gnOtAGgackZL53R3MoMbGasFMxyzbisMlKBzoAN0f1xb_z2q3fdXm19H5p4UpFMCJ4CAxFT9JgywXddcJVqQ_2pw48ioA7G1J8xdTCmTsYidHeEaufcPyB5TigH9gvibmXC</addsrcrecordid><sourcetype>Aggregation Database</sourcetype><iscdi>true</iscdi><recordtype>article</recordtype><pqid>1855460305</pqid></control><display><type>article</type><title>Scalable Approach for Power Droop Reduction During Scan-Based Logic BIST</title><source>IEEE Electronic Library (IEL)</source><creator>Omana, Martin ; Rossi, Daniele ; Fuzzi, Filippo ; Metra, Cecilia ; Tirumurti, Chandrasekharan Chandra ; Galivanche, Rajesh</creator><creatorcontrib>Omana, Martin ; Rossi, Daniele ; Fuzzi, Filippo ; Metra, Cecilia ; Tirumurti, Chandrasekharan Chandra ; Galivanche, Rajesh</creatorcontrib><description>The generation of significant power droop (PD) during at-speed test performed by Logic Built-In Self Test (LBIST) is a serious concern for modern ICs. In fact, the PD originated during test may delay signal transitions of the circuit under test (CUT): an effect that may be erroneously recognized as delay faults, with consequent erroneous generation of test fails and increase in yield loss. In this paper, we propose a novel scalable approach to reduce the PD during at-speed test of sequential circuits with scan-based LBIST using the launch-on-capture scheme. This is achieved by reducing the activity factor of the CUT, by proper modification of the test vectors generated by the LBIST of sequential ICs. Our scalable solution allows us to reduce PD to a value similar to that occurring during the CUT in field operation, without increasing the number of test vectors required to achieve a target fault coverage (FC). We present a hardware implementation of our approach that requires limited area overhead. Finally, we show that, compared with recent alternative solutions providing a similar PD reduction, our approach enables a significant reduction of the number of test vectors (by more than 50%), thus the test time, to achieve a target FC.</description><identifier>ISSN: 1063-8210</identifier><identifier>EISSN: 1557-9999</identifier><identifier>DOI: 10.1109/TVLSI.2016.2572606</identifier><identifier>CODEN: IEVSE9</identifier><language>eng</language><publisher>New York: IEEE</publisher><subject>Built-in self-test ; Circuit faults ; Clocks ; Correlation ; Delay ; Delays ; Electronics industry ; Faults ; Integrated circuits ; Latches ; Logic BIST (LBIST) ; microprocessor ; Microprocessors ; power droop (PD) ; Reduction ; test</subject><ispartof>IEEE transactions on very large scale integration (VLSI) systems, 2017-01, Vol.25 (1), p.238-246</ispartof><rights>Copyright The Institute of Electrical and Electronics Engineers, Inc. (IEEE) 2017</rights><lds50>peer_reviewed</lds50><oa>free_for_read</oa><woscitedreferencessubscribed>false</woscitedreferencessubscribed><citedby>FETCH-LOGICAL-c339t-5c5a7e226d571b2579bde543ac0026b434beca4d780d8cd753d4a347f81f0a803</citedby><cites>FETCH-LOGICAL-c339t-5c5a7e226d571b2579bde543ac0026b434beca4d780d8cd753d4a347f81f0a803</cites><orcidid>0000-0001-8976-5365</orcidid></display><links><openurl>$$Topenurl_article</openurl><openurlfulltext>$$Topenurlfull_article</openurlfulltext><thumbnail>$$Tsyndetics_thumb_exl</thumbnail><linktohtml>$$Uhttps://ieeexplore.ieee.org/document/7491240$$EHTML$$P50$$Gieee$$H</linktohtml><link.rule.ids>314,780,784,796,27922,27923,54756</link.rule.ids><linktorsrc>$$Uhttps://ieeexplore.ieee.org/document/7491240$$EView_record_in_IEEE$$FView_record_in_$$GIEEE</linktorsrc></links><search><creatorcontrib>Omana, Martin</creatorcontrib><creatorcontrib>Rossi, Daniele</creatorcontrib><creatorcontrib>Fuzzi, Filippo</creatorcontrib><creatorcontrib>Metra, Cecilia</creatorcontrib><creatorcontrib>Tirumurti, Chandrasekharan Chandra</creatorcontrib><creatorcontrib>Galivanche, Rajesh</creatorcontrib><title>Scalable Approach for Power Droop Reduction During Scan-Based Logic BIST</title><title>IEEE transactions on very large scale integration (VLSI) systems</title><addtitle>TVLSI</addtitle><description>The generation of significant power droop (PD) during at-speed test performed by Logic Built-In Self Test (LBIST) is a serious concern for modern ICs. In fact, the PD originated during test may delay signal transitions of the circuit under test (CUT): an effect that may be erroneously recognized as delay faults, with consequent erroneous generation of test fails and increase in yield loss. In this paper, we propose a novel scalable approach to reduce the PD during at-speed test of sequential circuits with scan-based LBIST using the launch-on-capture scheme. This is achieved by reducing the activity factor of the CUT, by proper modification of the test vectors generated by the LBIST of sequential ICs. Our scalable solution allows us to reduce PD to a value similar to that occurring during the CUT in field operation, without increasing the number of test vectors required to achieve a target fault coverage (FC). We present a hardware implementation of our approach that requires limited area overhead. Finally, we show that, compared with recent alternative solutions providing a similar PD reduction, our approach enables a significant reduction of the number of test vectors (by more than 50%), thus the test time, to achieve a target FC.</description><subject>Built-in self-test</subject><subject>Circuit faults</subject><subject>Clocks</subject><subject>Correlation</subject><subject>Delay</subject><subject>Delays</subject><subject>Electronics industry</subject><subject>Faults</subject><subject>Integrated circuits</subject><subject>Latches</subject><subject>Logic BIST (LBIST)</subject><subject>microprocessor</subject><subject>Microprocessors</subject><subject>power droop (PD)</subject><subject>Reduction</subject><subject>test</subject><issn>1063-8210</issn><issn>1557-9999</issn><fulltext>true</fulltext><rsrctype>article</rsrctype><creationdate>2017</creationdate><recordtype>article</recordtype><sourceid>RIE</sourceid><recordid>eNo9kMtOwzAQRS0EEqXwA7CxxDpl_IqTZV_QSpFAtLC1HNspqUocnEaIv8elFbOZWdwzMzoI3RIYEQL5w_q9WC1HFEg6okLSFNIzNCBCyCSPdR5nSFmSUQKX6KrrtgCE8xwGaLEyeqfLncPjtg1emw9c-YBf_LcLeBa8b_Grs73Z177Bsz7UzQZHpEkmunMWF35TGzxZrtbX6KLSu87dnPoQvT3O19NFUjw_LafjIjGM5ftEGKGlozS1QpIy_pqX1gnOtAGgackZL53R3MoMbGasFMxyzbisMlKBzoAN0f1xb_z2q3fdXm19H5p4UpFMCJ4CAxFT9JgywXddcJVqQ_2pw48ioA7G1J8xdTCmTsYidHeEaufcPyB5TigH9gvibmXC</recordid><startdate>201701</startdate><enddate>201701</enddate><creator>Omana, Martin</creator><creator>Rossi, Daniele</creator><creator>Fuzzi, Filippo</creator><creator>Metra, Cecilia</creator><creator>Tirumurti, Chandrasekharan Chandra</creator><creator>Galivanche, Rajesh</creator><general>IEEE</general><general>The Institute of Electrical and Electronics Engineers, Inc. (IEEE)</general><scope>97E</scope><scope>RIA</scope><scope>RIE</scope><scope>AAYXX</scope><scope>CITATION</scope><scope>7SP</scope><scope>8FD</scope><scope>L7M</scope><orcidid>https://orcid.org/0000-0001-8976-5365</orcidid></search><sort><creationdate>201701</creationdate><title>Scalable Approach for Power Droop Reduction During Scan-Based Logic BIST</title><author>Omana, Martin ; Rossi, Daniele ; Fuzzi, Filippo ; Metra, Cecilia ; Tirumurti, Chandrasekharan Chandra ; Galivanche, Rajesh</author></sort><facets><frbrtype>5</frbrtype><frbrgroupid>cdi_FETCH-LOGICAL-c339t-5c5a7e226d571b2579bde543ac0026b434beca4d780d8cd753d4a347f81f0a803</frbrgroupid><rsrctype>articles</rsrctype><prefilter>articles</prefilter><language>eng</language><creationdate>2017</creationdate><topic>Built-in self-test</topic><topic>Circuit faults</topic><topic>Clocks</topic><topic>Correlation</topic><topic>Delay</topic><topic>Delays</topic><topic>Electronics industry</topic><topic>Faults</topic><topic>Integrated circuits</topic><topic>Latches</topic><topic>Logic BIST (LBIST)</topic><topic>microprocessor</topic><topic>Microprocessors</topic><topic>power droop (PD)</topic><topic>Reduction</topic><topic>test</topic><toplevel>peer_reviewed</toplevel><toplevel>online_resources</toplevel><creatorcontrib>Omana, Martin</creatorcontrib><creatorcontrib>Rossi, Daniele</creatorcontrib><creatorcontrib>Fuzzi, Filippo</creatorcontrib><creatorcontrib>Metra, Cecilia</creatorcontrib><creatorcontrib>Tirumurti, Chandrasekharan Chandra</creatorcontrib><creatorcontrib>Galivanche, Rajesh</creatorcontrib><collection>IEEE All-Society Periodicals Package (ASPP) 2005-present</collection><collection>IEEE All-Society Periodicals Package (ASPP) 1998-Present</collection><collection>IEEE Electronic Library (IEL)</collection><collection>CrossRef</collection><collection>Electronics & Communications Abstracts</collection><collection>Technology Research Database</collection><collection>Advanced Technologies Database with Aerospace</collection><jtitle>IEEE transactions on very large scale integration (VLSI) systems</jtitle></facets><delivery><delcategory>Remote Search Resource</delcategory><fulltext>fulltext_linktorsrc</fulltext></delivery><addata><au>Omana, Martin</au><au>Rossi, Daniele</au><au>Fuzzi, Filippo</au><au>Metra, Cecilia</au><au>Tirumurti, Chandrasekharan Chandra</au><au>Galivanche, Rajesh</au><format>journal</format><genre>article</genre><ristype>JOUR</ristype><atitle>Scalable Approach for Power Droop Reduction During Scan-Based Logic BIST</atitle><jtitle>IEEE transactions on very large scale integration (VLSI) systems</jtitle><stitle>TVLSI</stitle><date>2017-01</date><risdate>2017</risdate><volume>25</volume><issue>1</issue><spage>238</spage><epage>246</epage><pages>238-246</pages><issn>1063-8210</issn><eissn>1557-9999</eissn><coden>IEVSE9</coden><abstract>The generation of significant power droop (PD) during at-speed test performed by Logic Built-In Self Test (LBIST) is a serious concern for modern ICs. In fact, the PD originated during test may delay signal transitions of the circuit under test (CUT): an effect that may be erroneously recognized as delay faults, with consequent erroneous generation of test fails and increase in yield loss. In this paper, we propose a novel scalable approach to reduce the PD during at-speed test of sequential circuits with scan-based LBIST using the launch-on-capture scheme. This is achieved by reducing the activity factor of the CUT, by proper modification of the test vectors generated by the LBIST of sequential ICs. Our scalable solution allows us to reduce PD to a value similar to that occurring during the CUT in field operation, without increasing the number of test vectors required to achieve a target fault coverage (FC). We present a hardware implementation of our approach that requires limited area overhead. Finally, we show that, compared with recent alternative solutions providing a similar PD reduction, our approach enables a significant reduction of the number of test vectors (by more than 50%), thus the test time, to achieve a target FC.</abstract><cop>New York</cop><pub>IEEE</pub><doi>10.1109/TVLSI.2016.2572606</doi><tpages>9</tpages><orcidid>https://orcid.org/0000-0001-8976-5365</orcidid><oa>free_for_read</oa></addata></record> |
fulltext | fulltext_linktorsrc |
identifier | ISSN: 1063-8210 |
ispartof | IEEE transactions on very large scale integration (VLSI) systems, 2017-01, Vol.25 (1), p.238-246 |
issn | 1063-8210 1557-9999 |
language | eng |
recordid | cdi_ieee_primary_7491240 |
source | IEEE Electronic Library (IEL) |
subjects | Built-in self-test Circuit faults Clocks Correlation Delay Delays Electronics industry Faults Integrated circuits Latches Logic BIST (LBIST) microprocessor Microprocessors power droop (PD) Reduction test |
title | Scalable Approach for Power Droop Reduction During Scan-Based Logic BIST |
url | https://sfx.bib-bvb.de/sfx_tum?ctx_ver=Z39.88-2004&ctx_enc=info:ofi/enc:UTF-8&ctx_tim=2025-01-09T15%3A46%3A04IST&url_ver=Z39.88-2004&url_ctx_fmt=infofi/fmt:kev:mtx:ctx&rfr_id=info:sid/primo.exlibrisgroup.com:primo3-Article-proquest_RIE&rft_val_fmt=info:ofi/fmt:kev:mtx:journal&rft.genre=article&rft.atitle=Scalable%20Approach%20for%20Power%20Droop%20Reduction%20During%20Scan-Based%20Logic%20BIST&rft.jtitle=IEEE%20transactions%20on%20very%20large%20scale%20integration%20(VLSI)%20systems&rft.au=Omana,%20Martin&rft.date=2017-01&rft.volume=25&rft.issue=1&rft.spage=238&rft.epage=246&rft.pages=238-246&rft.issn=1063-8210&rft.eissn=1557-9999&rft.coden=IEVSE9&rft_id=info:doi/10.1109/TVLSI.2016.2572606&rft_dat=%3Cproquest_RIE%3E1855460305%3C/proquest_RIE%3E%3Curl%3E%3C/url%3E&disable_directlink=true&sfx.directlink=off&sfx.report_link=0&rft_id=info:oai/&rft_pqid=1855460305&rft_id=info:pmid/&rft_ieee_id=7491240&rfr_iscdi=true |