Test vector decompression via cyclical scan chains and its application to testing core-based designs

A novel test vector compression/decompression technique is proposed for reducing the amount of test data that must be stored on a tester and transferred to each core when testing a core-based design. A small amount of on-chip circuitry is used to reduce both the test storage and test time required f...

Ausführliche Beschreibung

Gespeichert in:
Bibliographische Detailangaben
Hauptverfasser: Jas, A., Touba, N.A.
Format: Tagungsbericht
Sprache:eng
Schlagworte:
Online-Zugang:Volltext bestellen
Tags: Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
container_end_page 464
container_issue
container_start_page 458
container_title
container_volume
creator Jas, A.
Touba, N.A.
description A novel test vector compression/decompression technique is proposed for reducing the amount of test data that must be stored on a tester and transferred to each core when testing a core-based design. A small amount of on-chip circuitry is used to reduce both the test storage and test time required for testing a core-based design. The fully specified test vectors provided by the core vendor are stored in compressed form in the tester memory and transferred to the chip where they are decompressed and applied to the core (the compression is lossless). Instead of having to transfer each entire test vector from the tester to the core, a smaller amount of compressed data is transferred instead. This reduces the amount of test data that must be stored on the tester and hence reduces the total amount of test time required for transferring the data with a given test data bandwidth.
doi_str_mv 10.1109/TEST.1998.743186
format Conference Proceeding
fullrecord <record><control><sourceid>ieee_6IE</sourceid><recordid>TN_cdi_ieee_primary_743186</recordid><sourceformat>XML</sourceformat><sourcesystem>PC</sourcesystem><ieee_id>743186</ieee_id><sourcerecordid>743186</sourcerecordid><originalsourceid>FETCH-LOGICAL-i172t-c784d4e03a4311466d7ecfdaebc3246c072856088d5d173c07fae821d3da3e233</originalsourceid><addsrcrecordid>eNotkMtqwzAQRUUfUDfNvnSlH7A70tiWtCwhfUCgi7rroEjjVMWxjSUC-fs6pHDhMMxwYC5jjwIKIcA8N-uvphDG6EKVKHR9xTKJSudSVnDNlkZpmIMVGDQ3LBOgTY4Vmjt2H-MvgIRKQsZ8QzHxI7k0TNyTGw7jRDGGoefHYLk7uS442_HobM_djw195Lb3PKSZ43hepvNxGniaTaHfczdMlO9sJD8LY9j38YHdtraLtPzngn2_rpvVe775fPtYvWzyIJRMuVO69CUB2vkjUda1V-Rab2nnUJa1AyV1VYPWvvJC4Ty3lrQUHr1FkogL9nTxBiLajlM42Om0vfSDfz1dWMs</addsrcrecordid><sourcetype>Publisher</sourcetype><iscdi>true</iscdi><recordtype>conference_proceeding</recordtype></control><display><type>conference_proceeding</type><title>Test vector decompression via cyclical scan chains and its application to testing core-based designs</title><source>IEEE Electronic Library (IEL) Conference Proceedings</source><creator>Jas, A. ; Touba, N.A.</creator><creatorcontrib>Jas, A. ; Touba, N.A.</creatorcontrib><description>A novel test vector compression/decompression technique is proposed for reducing the amount of test data that must be stored on a tester and transferred to each core when testing a core-based design. A small amount of on-chip circuitry is used to reduce both the test storage and test time required for testing a core-based design. The fully specified test vectors provided by the core vendor are stored in compressed form in the tester memory and transferred to the chip where they are decompressed and applied to the core (the compression is lossless). Instead of having to transfer each entire test vector from the tester to the core, a smaller amount of compressed data is transferred instead. This reduces the amount of test data that must be stored on the tester and hence reduces the total amount of test time required for transferring the data with a given test data bandwidth.</description><identifier>ISSN: 1089-3539</identifier><identifier>ISBN: 9780780350939</identifier><identifier>ISBN: 0780350936</identifier><identifier>EISSN: 2378-2250</identifier><identifier>DOI: 10.1109/TEST.1998.743186</identifier><language>eng</language><publisher>IEEE</publisher><subject>Application software ; Automatic testing ; Bandwidth ; Built-in self-test ; Circuit testing ; Data engineering ; Design engineering ; Hardware ; Routing ; System testing</subject><ispartof>Proceedings International Test Conference 1998 (IEEE Cat. No.98CH36270), 1998, p.458-464</ispartof><woscitedreferencessubscribed>false</woscitedreferencessubscribed></display><links><openurl>$$Topenurl_article</openurl><openurlfulltext>$$Topenurlfull_article</openurlfulltext><thumbnail>$$Tsyndetics_thumb_exl</thumbnail><linktohtml>$$Uhttps://ieeexplore.ieee.org/document/743186$$EHTML$$P50$$Gieee$$H</linktohtml><link.rule.ids>309,310,776,780,785,786,2052,4036,4037,27902,54895</link.rule.ids><linktorsrc>$$Uhttps://ieeexplore.ieee.org/document/743186$$EView_record_in_IEEE$$FView_record_in_$$GIEEE</linktorsrc></links><search><creatorcontrib>Jas, A.</creatorcontrib><creatorcontrib>Touba, N.A.</creatorcontrib><title>Test vector decompression via cyclical scan chains and its application to testing core-based designs</title><title>Proceedings International Test Conference 1998 (IEEE Cat. No.98CH36270)</title><addtitle>TEST</addtitle><description>A novel test vector compression/decompression technique is proposed for reducing the amount of test data that must be stored on a tester and transferred to each core when testing a core-based design. A small amount of on-chip circuitry is used to reduce both the test storage and test time required for testing a core-based design. The fully specified test vectors provided by the core vendor are stored in compressed form in the tester memory and transferred to the chip where they are decompressed and applied to the core (the compression is lossless). Instead of having to transfer each entire test vector from the tester to the core, a smaller amount of compressed data is transferred instead. This reduces the amount of test data that must be stored on the tester and hence reduces the total amount of test time required for transferring the data with a given test data bandwidth.</description><subject>Application software</subject><subject>Automatic testing</subject><subject>Bandwidth</subject><subject>Built-in self-test</subject><subject>Circuit testing</subject><subject>Data engineering</subject><subject>Design engineering</subject><subject>Hardware</subject><subject>Routing</subject><subject>System testing</subject><issn>1089-3539</issn><issn>2378-2250</issn><isbn>9780780350939</isbn><isbn>0780350936</isbn><fulltext>true</fulltext><rsrctype>conference_proceeding</rsrctype><creationdate>1998</creationdate><recordtype>conference_proceeding</recordtype><sourceid>6IE</sourceid><sourceid>RIE</sourceid><recordid>eNotkMtqwzAQRUUfUDfNvnSlH7A70tiWtCwhfUCgi7rroEjjVMWxjSUC-fs6pHDhMMxwYC5jjwIKIcA8N-uvphDG6EKVKHR9xTKJSudSVnDNlkZpmIMVGDQ3LBOgTY4Vmjt2H-MvgIRKQsZ8QzHxI7k0TNyTGw7jRDGGoefHYLk7uS442_HobM_djw195Lb3PKSZ43hepvNxGniaTaHfczdMlO9sJD8LY9j38YHdtraLtPzngn2_rpvVe775fPtYvWzyIJRMuVO69CUB2vkjUda1V-Rab2nnUJa1AyV1VYPWvvJC4Ty3lrQUHr1FkogL9nTxBiLajlM42Om0vfSDfz1dWMs</recordid><startdate>1998</startdate><enddate>1998</enddate><creator>Jas, A.</creator><creator>Touba, N.A.</creator><general>IEEE</general><scope>6IE</scope><scope>6IH</scope><scope>CBEJK</scope><scope>RIE</scope><scope>RIO</scope></search><sort><creationdate>1998</creationdate><title>Test vector decompression via cyclical scan chains and its application to testing core-based designs</title><author>Jas, A. ; Touba, N.A.</author></sort><facets><frbrtype>5</frbrtype><frbrgroupid>cdi_FETCH-LOGICAL-i172t-c784d4e03a4311466d7ecfdaebc3246c072856088d5d173c07fae821d3da3e233</frbrgroupid><rsrctype>conference_proceedings</rsrctype><prefilter>conference_proceedings</prefilter><language>eng</language><creationdate>1998</creationdate><topic>Application software</topic><topic>Automatic testing</topic><topic>Bandwidth</topic><topic>Built-in self-test</topic><topic>Circuit testing</topic><topic>Data engineering</topic><topic>Design engineering</topic><topic>Hardware</topic><topic>Routing</topic><topic>System testing</topic><toplevel>online_resources</toplevel><creatorcontrib>Jas, A.</creatorcontrib><creatorcontrib>Touba, N.A.</creatorcontrib><collection>IEEE Electronic Library (IEL) Conference Proceedings</collection><collection>IEEE Proceedings Order Plan (POP) 1998-present by volume</collection><collection>IEEE Xplore All Conference Proceedings</collection><collection>IEEE Xplore</collection><collection>IEEE Proceedings Order Plans (POP) 1998-present</collection></facets><delivery><delcategory>Remote Search Resource</delcategory><fulltext>fulltext_linktorsrc</fulltext></delivery><addata><au>Jas, A.</au><au>Touba, N.A.</au><format>book</format><genre>proceeding</genre><ristype>CONF</ristype><atitle>Test vector decompression via cyclical scan chains and its application to testing core-based designs</atitle><btitle>Proceedings International Test Conference 1998 (IEEE Cat. No.98CH36270)</btitle><stitle>TEST</stitle><date>1998</date><risdate>1998</risdate><spage>458</spage><epage>464</epage><pages>458-464</pages><issn>1089-3539</issn><eissn>2378-2250</eissn><isbn>9780780350939</isbn><isbn>0780350936</isbn><abstract>A novel test vector compression/decompression technique is proposed for reducing the amount of test data that must be stored on a tester and transferred to each core when testing a core-based design. A small amount of on-chip circuitry is used to reduce both the test storage and test time required for testing a core-based design. The fully specified test vectors provided by the core vendor are stored in compressed form in the tester memory and transferred to the chip where they are decompressed and applied to the core (the compression is lossless). Instead of having to transfer each entire test vector from the tester to the core, a smaller amount of compressed data is transferred instead. This reduces the amount of test data that must be stored on the tester and hence reduces the total amount of test time required for transferring the data with a given test data bandwidth.</abstract><pub>IEEE</pub><doi>10.1109/TEST.1998.743186</doi><tpages>7</tpages></addata></record>
fulltext fulltext_linktorsrc
identifier ISSN: 1089-3539
ispartof Proceedings International Test Conference 1998 (IEEE Cat. No.98CH36270), 1998, p.458-464
issn 1089-3539
2378-2250
language eng
recordid cdi_ieee_primary_743186
source IEEE Electronic Library (IEL) Conference Proceedings
subjects Application software
Automatic testing
Bandwidth
Built-in self-test
Circuit testing
Data engineering
Design engineering
Hardware
Routing
System testing
title Test vector decompression via cyclical scan chains and its application to testing core-based designs
url https://sfx.bib-bvb.de/sfx_tum?ctx_ver=Z39.88-2004&ctx_enc=info:ofi/enc:UTF-8&ctx_tim=2025-02-01T10%3A44%3A05IST&url_ver=Z39.88-2004&url_ctx_fmt=infofi/fmt:kev:mtx:ctx&rfr_id=info:sid/primo.exlibrisgroup.com:primo3-Article-ieee_6IE&rft_val_fmt=info:ofi/fmt:kev:mtx:book&rft.genre=proceeding&rft.atitle=Test%20vector%20decompression%20via%20cyclical%20scan%20chains%20and%20its%20application%20to%20testing%20core-based%20designs&rft.btitle=Proceedings%20International%20Test%20Conference%201998%20(IEEE%20Cat.%20No.98CH36270)&rft.au=Jas,%20A.&rft.date=1998&rft.spage=458&rft.epage=464&rft.pages=458-464&rft.issn=1089-3539&rft.eissn=2378-2250&rft.isbn=9780780350939&rft.isbn_list=0780350936&rft_id=info:doi/10.1109/TEST.1998.743186&rft_dat=%3Cieee_6IE%3E743186%3C/ieee_6IE%3E%3Curl%3E%3C/url%3E&disable_directlink=true&sfx.directlink=off&sfx.report_link=0&rft_id=info:oai/&rft_id=info:pmid/&rft_ieee_id=743186&rfr_iscdi=true