A 5 Gb/s, 10 ns Power-On-Time, 36 \muW Off-State Power, Fast Power-On Transmitter for Energy Proportional Links

A fast power-on transmitter architecture that enables energy proportional communication for server and mobile platforms is presented. The proposed architecture and circuit techniques achieve fast power-on capability in voltage mode output driver by using fast-digital regulator, and in the clock mult...

Ausführliche Beschreibung

Gespeichert in:
Bibliographische Detailangaben
Veröffentlicht in:IEEE journal of solid-state circuits 2014-10, Vol.49 (10), p.2243-2258
Hauptverfasser: Anand, Tejasvi, Elshazly, Amr, Talegaonkar, Mrunmay, Young, Brian, Hanumolu, Pavan Kumar
Format: Artikel
Sprache:eng
Schlagworte:
Online-Zugang:Volltext bestellen
Tags: Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
container_end_page 2258
container_issue 10
container_start_page 2243
container_title IEEE journal of solid-state circuits
container_volume 49
creator Anand, Tejasvi
Elshazly, Amr
Talegaonkar, Mrunmay
Young, Brian
Hanumolu, Pavan Kumar
description A fast power-on transmitter architecture that enables energy proportional communication for server and mobile platforms is presented. The proposed architecture and circuit techniques achieve fast power-on capability in voltage mode output driver by using fast-digital regulator, and in the clock multiplier by accurate frequency pre-setting and periodic reference insertion. To ease timing requirements, an improved edge replacement logic circuit for the clock multiplier is proposed. The proposed transmitter demonstrates energy proportional operation over wide variations of link utilization, and is therefore suitable for energy efficient links. Fabricated in 90 nm CMOS technology, the voltage mode driver and the clock multiplier achieve power-on-time of only 2 ns and 10 ns, respectively. By using highly scalable digital architecture with accurate frequency pre-setting and instantaneous phase acquisition, the prototype MDLL-based clock multiplier achieves 10 ns (3 reference cycles) power-on-time, 2 ps rms long-term absolute jitter at 2.5 GHz output frequency. The proposed fast power-on transmitter architecture consumes 4.8 mW/36 W on/off-state power from 1.1 V supply, has 10 ns total power-on time, and achieves 100 effective data rate scaling (5 Gb/s-0.048 Gb/s), while scaling the power and energy efficiency by only 50 (4.8 mW-0.095 mW) and 2 (1-2 pJ/Bit), respectively. The proposed transmitter occupies an active die area of 0.3 mm .
doi_str_mv 10.1109/JSSC.2014.2345764
format Article
fullrecord <record><control><sourceid>ieee_RIE</sourceid><recordid>TN_cdi_ieee_primary_6887370</recordid><sourceformat>XML</sourceformat><sourcesystem>PC</sourcesystem><ieee_id>6887370</ieee_id><sourcerecordid>6887370</sourcerecordid><originalsourceid>FETCH-ieee_primary_68873703</originalsourceid><addsrcrecordid>eNp9il1LwzAUQIMoWD9-gPhyf0DT5TZpmz3K2BQRNmhBH4QR4VaiazJuIrJ_r6D46NPhcI4QV6gqRDWf3ff9oqoVmqrWpulacyQKbBorsdNPx6JQCq2c10qdirOU3r7VGIuFiDfQwO3LLJWACkKCTfwklusgBz9RCbqF5-njEdbjKPvsMv0MJaxcyn8zDOxCmnzOxDBGhmUgfj3AhuM-cvYxuB08-PCeLsTJ6HaJLn95Lq5Xy2FxJz0RbffsJ8eHbWttpzul_69flMNHlg</addsrcrecordid><sourcetype>Publisher</sourcetype><iscdi>true</iscdi><recordtype>article</recordtype></control><display><type>article</type><title>A 5 Gb/s, 10 ns Power-On-Time, 36 \muW Off-State Power, Fast Power-On Transmitter for Energy Proportional Links</title><source>IEEE Electronic Library (IEL)</source><creator>Anand, Tejasvi ; Elshazly, Amr ; Talegaonkar, Mrunmay ; Young, Brian ; Hanumolu, Pavan Kumar</creator><creatorcontrib>Anand, Tejasvi ; Elshazly, Amr ; Talegaonkar, Mrunmay ; Young, Brian ; Hanumolu, Pavan Kumar</creatorcontrib><description>A fast power-on transmitter architecture that enables energy proportional communication for server and mobile platforms is presented. The proposed architecture and circuit techniques achieve fast power-on capability in voltage mode output driver by using fast-digital regulator, and in the clock multiplier by accurate frequency pre-setting and periodic reference insertion. To ease timing requirements, an improved edge replacement logic circuit for the clock multiplier is proposed. The proposed transmitter demonstrates energy proportional operation over wide variations of link utilization, and is therefore suitable for energy efficient links. Fabricated in 90 nm CMOS technology, the voltage mode driver and the clock multiplier achieve power-on-time of only 2 ns and 10 ns, respectively. By using highly scalable digital architecture with accurate frequency pre-setting and instantaneous phase acquisition, the prototype MDLL-based clock multiplier achieves 10 ns (3 reference cycles) power-on-time, 2 ps rms long-term absolute jitter at 2.5 GHz output frequency. The proposed fast power-on transmitter architecture consumes 4.8 mW/36 W on/off-state power from 1.1 V supply, has 10 ns total power-on time, and achieves 100 effective data rate scaling (5 Gb/s-0.048 Gb/s), while scaling the power and energy efficiency by only 50 (4.8 mW-0.095 mW) and 2 (1-2 pJ/Bit), respectively. The proposed transmitter occupies an active die area of 0.3 mm .</description><identifier>ISSN: 0018-9200</identifier><identifier>EISSN: 1558-173X</identifier><identifier>DOI: 10.1109/JSSC.2014.2345764</identifier><identifier>CODEN: IJSCBC</identifier><language>eng</language><publisher>IEEE</publisher><subject>Bandwidth ; Burst mode ; Clocks ; digital regulator ; energy efficient ; energy proportional ; fast power-on ; I/O ; Jitter ; multiplying delay locked loop (MDLL) ; Regulators ; serial link ; Transient response ; transmitter ; Transmitters ; Voltage control</subject><ispartof>IEEE journal of solid-state circuits, 2014-10, Vol.49 (10), p.2243-2258</ispartof><lds50>peer_reviewed</lds50><woscitedreferencessubscribed>false</woscitedreferencessubscribed></display><links><openurl>$$Topenurl_article</openurl><openurlfulltext>$$Topenurlfull_article</openurlfulltext><thumbnail>$$Tsyndetics_thumb_exl</thumbnail><linktohtml>$$Uhttps://ieeexplore.ieee.org/document/6887370$$EHTML$$P50$$Gieee$$H</linktohtml><link.rule.ids>314,780,784,796,27924,27925,54758</link.rule.ids><linktorsrc>$$Uhttps://ieeexplore.ieee.org/document/6887370$$EView_record_in_IEEE$$FView_record_in_$$GIEEE</linktorsrc></links><search><creatorcontrib>Anand, Tejasvi</creatorcontrib><creatorcontrib>Elshazly, Amr</creatorcontrib><creatorcontrib>Talegaonkar, Mrunmay</creatorcontrib><creatorcontrib>Young, Brian</creatorcontrib><creatorcontrib>Hanumolu, Pavan Kumar</creatorcontrib><title>A 5 Gb/s, 10 ns Power-On-Time, 36 \muW Off-State Power, Fast Power-On Transmitter for Energy Proportional Links</title><title>IEEE journal of solid-state circuits</title><addtitle>JSSC</addtitle><description>A fast power-on transmitter architecture that enables energy proportional communication for server and mobile platforms is presented. The proposed architecture and circuit techniques achieve fast power-on capability in voltage mode output driver by using fast-digital regulator, and in the clock multiplier by accurate frequency pre-setting and periodic reference insertion. To ease timing requirements, an improved edge replacement logic circuit for the clock multiplier is proposed. The proposed transmitter demonstrates energy proportional operation over wide variations of link utilization, and is therefore suitable for energy efficient links. Fabricated in 90 nm CMOS technology, the voltage mode driver and the clock multiplier achieve power-on-time of only 2 ns and 10 ns, respectively. By using highly scalable digital architecture with accurate frequency pre-setting and instantaneous phase acquisition, the prototype MDLL-based clock multiplier achieves 10 ns (3 reference cycles) power-on-time, 2 ps rms long-term absolute jitter at 2.5 GHz output frequency. The proposed fast power-on transmitter architecture consumes 4.8 mW/36 W on/off-state power from 1.1 V supply, has 10 ns total power-on time, and achieves 100 effective data rate scaling (5 Gb/s-0.048 Gb/s), while scaling the power and energy efficiency by only 50 (4.8 mW-0.095 mW) and 2 (1-2 pJ/Bit), respectively. The proposed transmitter occupies an active die area of 0.3 mm .</description><subject>Bandwidth</subject><subject>Burst mode</subject><subject>Clocks</subject><subject>digital regulator</subject><subject>energy efficient</subject><subject>energy proportional</subject><subject>fast power-on</subject><subject>I/O</subject><subject>Jitter</subject><subject>multiplying delay locked loop (MDLL)</subject><subject>Regulators</subject><subject>serial link</subject><subject>Transient response</subject><subject>transmitter</subject><subject>Transmitters</subject><subject>Voltage control</subject><issn>0018-9200</issn><issn>1558-173X</issn><fulltext>true</fulltext><rsrctype>article</rsrctype><creationdate>2014</creationdate><recordtype>article</recordtype><sourceid>RIE</sourceid><recordid>eNp9il1LwzAUQIMoWD9-gPhyf0DT5TZpmz3K2BQRNmhBH4QR4VaiazJuIrJ_r6D46NPhcI4QV6gqRDWf3ff9oqoVmqrWpulacyQKbBorsdNPx6JQCq2c10qdirOU3r7VGIuFiDfQwO3LLJWACkKCTfwklusgBz9RCbqF5-njEdbjKPvsMv0MJaxcyn8zDOxCmnzOxDBGhmUgfj3AhuM-cvYxuB08-PCeLsTJ6HaJLn95Lq5Xy2FxJz0RbffsJ8eHbWttpzul_69flMNHlg</recordid><startdate>201410</startdate><enddate>201410</enddate><creator>Anand, Tejasvi</creator><creator>Elshazly, Amr</creator><creator>Talegaonkar, Mrunmay</creator><creator>Young, Brian</creator><creator>Hanumolu, Pavan Kumar</creator><general>IEEE</general><scope>97E</scope><scope>RIA</scope><scope>RIE</scope></search><sort><creationdate>201410</creationdate><title>A 5 Gb/s, 10 ns Power-On-Time, 36 \muW Off-State Power, Fast Power-On Transmitter for Energy Proportional Links</title><author>Anand, Tejasvi ; Elshazly, Amr ; Talegaonkar, Mrunmay ; Young, Brian ; Hanumolu, Pavan Kumar</author></sort><facets><frbrtype>5</frbrtype><frbrgroupid>cdi_FETCH-ieee_primary_68873703</frbrgroupid><rsrctype>articles</rsrctype><prefilter>articles</prefilter><language>eng</language><creationdate>2014</creationdate><topic>Bandwidth</topic><topic>Burst mode</topic><topic>Clocks</topic><topic>digital regulator</topic><topic>energy efficient</topic><topic>energy proportional</topic><topic>fast power-on</topic><topic>I/O</topic><topic>Jitter</topic><topic>multiplying delay locked loop (MDLL)</topic><topic>Regulators</topic><topic>serial link</topic><topic>Transient response</topic><topic>transmitter</topic><topic>Transmitters</topic><topic>Voltage control</topic><toplevel>peer_reviewed</toplevel><toplevel>online_resources</toplevel><creatorcontrib>Anand, Tejasvi</creatorcontrib><creatorcontrib>Elshazly, Amr</creatorcontrib><creatorcontrib>Talegaonkar, Mrunmay</creatorcontrib><creatorcontrib>Young, Brian</creatorcontrib><creatorcontrib>Hanumolu, Pavan Kumar</creatorcontrib><collection>IEEE All-Society Periodicals Package (ASPP) 2005-present</collection><collection>IEEE All-Society Periodicals Package (ASPP) 1998-Present</collection><collection>IEEE Electronic Library (IEL)</collection><jtitle>IEEE journal of solid-state circuits</jtitle></facets><delivery><delcategory>Remote Search Resource</delcategory><fulltext>fulltext_linktorsrc</fulltext></delivery><addata><au>Anand, Tejasvi</au><au>Elshazly, Amr</au><au>Talegaonkar, Mrunmay</au><au>Young, Brian</au><au>Hanumolu, Pavan Kumar</au><format>journal</format><genre>article</genre><ristype>JOUR</ristype><atitle>A 5 Gb/s, 10 ns Power-On-Time, 36 \muW Off-State Power, Fast Power-On Transmitter for Energy Proportional Links</atitle><jtitle>IEEE journal of solid-state circuits</jtitle><stitle>JSSC</stitle><date>2014-10</date><risdate>2014</risdate><volume>49</volume><issue>10</issue><spage>2243</spage><epage>2258</epage><pages>2243-2258</pages><issn>0018-9200</issn><eissn>1558-173X</eissn><coden>IJSCBC</coden><abstract>A fast power-on transmitter architecture that enables energy proportional communication for server and mobile platforms is presented. The proposed architecture and circuit techniques achieve fast power-on capability in voltage mode output driver by using fast-digital regulator, and in the clock multiplier by accurate frequency pre-setting and periodic reference insertion. To ease timing requirements, an improved edge replacement logic circuit for the clock multiplier is proposed. The proposed transmitter demonstrates energy proportional operation over wide variations of link utilization, and is therefore suitable for energy efficient links. Fabricated in 90 nm CMOS technology, the voltage mode driver and the clock multiplier achieve power-on-time of only 2 ns and 10 ns, respectively. By using highly scalable digital architecture with accurate frequency pre-setting and instantaneous phase acquisition, the prototype MDLL-based clock multiplier achieves 10 ns (3 reference cycles) power-on-time, 2 ps rms long-term absolute jitter at 2.5 GHz output frequency. The proposed fast power-on transmitter architecture consumes 4.8 mW/36 W on/off-state power from 1.1 V supply, has 10 ns total power-on time, and achieves 100 effective data rate scaling (5 Gb/s-0.048 Gb/s), while scaling the power and energy efficiency by only 50 (4.8 mW-0.095 mW) and 2 (1-2 pJ/Bit), respectively. The proposed transmitter occupies an active die area of 0.3 mm .</abstract><pub>IEEE</pub><doi>10.1109/JSSC.2014.2345764</doi></addata></record>
fulltext fulltext_linktorsrc
identifier ISSN: 0018-9200
ispartof IEEE journal of solid-state circuits, 2014-10, Vol.49 (10), p.2243-2258
issn 0018-9200
1558-173X
language eng
recordid cdi_ieee_primary_6887370
source IEEE Electronic Library (IEL)
subjects Bandwidth
Burst mode
Clocks
digital regulator
energy efficient
energy proportional
fast power-on
I/O
Jitter
multiplying delay locked loop (MDLL)
Regulators
serial link
Transient response
transmitter
Transmitters
Voltage control
title A 5 Gb/s, 10 ns Power-On-Time, 36 \muW Off-State Power, Fast Power-On Transmitter for Energy Proportional Links
url https://sfx.bib-bvb.de/sfx_tum?ctx_ver=Z39.88-2004&ctx_enc=info:ofi/enc:UTF-8&ctx_tim=2025-01-05T16%3A42%3A21IST&url_ver=Z39.88-2004&url_ctx_fmt=infofi/fmt:kev:mtx:ctx&rfr_id=info:sid/primo.exlibrisgroup.com:primo3-Article-ieee_RIE&rft_val_fmt=info:ofi/fmt:kev:mtx:journal&rft.genre=article&rft.atitle=A%205%20Gb/s,%2010%20ns%20Power-On-Time,%2036%20%5CmuW%20Off-State%20Power,%20Fast%20Power-On%20Transmitter%20for%20Energy%20Proportional%20Links&rft.jtitle=IEEE%20journal%20of%20solid-state%20circuits&rft.au=Anand,%20Tejasvi&rft.date=2014-10&rft.volume=49&rft.issue=10&rft.spage=2243&rft.epage=2258&rft.pages=2243-2258&rft.issn=0018-9200&rft.eissn=1558-173X&rft.coden=IJSCBC&rft_id=info:doi/10.1109/JSSC.2014.2345764&rft_dat=%3Cieee_RIE%3E6887370%3C/ieee_RIE%3E%3Curl%3E%3C/url%3E&disable_directlink=true&sfx.directlink=off&sfx.report_link=0&rft_id=info:oai/&rft_id=info:pmid/&rft_ieee_id=6887370&rfr_iscdi=true