Ultrahigh Density Logic Designs Using Monolithic 3-D Integration
The nano-scale 3-D interconnects available in monolithic 3-D integrated circuit (IC) technology enable ultrahigh density device integration at the individual transistor level. In this paper, we investigate the benefits and challenges of monolithic 3-D integration technology for ultrahigh density log...
Gespeichert in:
Veröffentlicht in: | IEEE transactions on computer-aided design of integrated circuits and systems 2013-12, Vol.32 (12), p.1892-1905 |
---|---|
Hauptverfasser: | , |
Format: | Artikel |
Sprache: | eng |
Schlagworte: | |
Online-Zugang: | Volltext bestellen |
Tags: |
Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
|
container_end_page | 1905 |
---|---|
container_issue | 12 |
container_start_page | 1892 |
container_title | IEEE transactions on computer-aided design of integrated circuits and systems |
container_volume | 32 |
creator | Lee, Young-Joon Lim, Sung Kyu |
description | The nano-scale 3-D interconnects available in monolithic 3-D integrated circuit (IC) technology enable ultrahigh density device integration at the individual transistor level. In this paper, we investigate the benefits and challenges of monolithic 3-D integration technology for ultrahigh density logic designs. We first build a 3-D standard cell library for transistor-level monolithic 3-D ICs and model their timing and power characteristics. Then, we explore various interconnect options for monolithic 3-D ICs that improve design quality. Next, we build timing-closed, full-chip GDSII layouts and perform sign-off iso-performance power comparisons with 2-D IC designs. Based on layout simulations, we compare important design metrics such as area, wirelength, timing, and power consumption of transistor-level monolithic 3-D designs with traditional 2-D, gate-level monolithic 3-D, and TSV-based 3-D designs. |
doi_str_mv | 10.1109/TCAD.2013.2273986 |
format | Article |
fullrecord | <record><control><sourceid>crossref_RIE</sourceid><recordid>TN_cdi_ieee_primary_6663239</recordid><sourceformat>XML</sourceformat><sourcesystem>PC</sourcesystem><ieee_id>6663239</ieee_id><sourcerecordid>10_1109_TCAD_2013_2273986</sourcerecordid><originalsourceid>FETCH-LOGICAL-c331t-a32baa0de0b49fee563e2a278f4b2cfb366b552a2c946451c463c55d5a60ee0d3</originalsourceid><addsrcrecordid>eNo9kM1OwzAQhC0EEqHwAIhLXiBl7bWd-kaV8FMpiEtzjhxnkxiVBMW59O1J1YrTanZmVquPsUcOa87BPO-zbb4WwHEtRIpmo69YxA2mieSKX7MIRLpJAFK4ZXchfANwqYSJ2Et5mCfb-66PcxqCn49xMXbeLSr4bghxGfzQxZ_jMB783C8GJnm8G2bqJjv7cbhnN609BHq4zBUr31732UdSfL3vsm2ROEQ-JxZFbS00BLU0LZHSSMIuT7WyFq6tUetaqWXjjNRScSc1OqUaZTUQQYMrxs933TSGMFFb_U7-x07HikN1QlCdEFQnBNUFwdJ5Onc8Ef3ntdYo0OAfBXxXhA</addsrcrecordid><sourcetype>Aggregation Database</sourcetype><iscdi>true</iscdi><recordtype>article</recordtype></control><display><type>article</type><title>Ultrahigh Density Logic Designs Using Monolithic 3-D Integration</title><source>IEEE Electronic Library (IEL)</source><creator>Lee, Young-Joon ; Lim, Sung Kyu</creator><creatorcontrib>Lee, Young-Joon ; Lim, Sung Kyu</creatorcontrib><description>The nano-scale 3-D interconnects available in monolithic 3-D integrated circuit (IC) technology enable ultrahigh density device integration at the individual transistor level. In this paper, we investigate the benefits and challenges of monolithic 3-D integration technology for ultrahigh density logic designs. We first build a 3-D standard cell library for transistor-level monolithic 3-D ICs and model their timing and power characteristics. Then, we explore various interconnect options for monolithic 3-D ICs that improve design quality. Next, we build timing-closed, full-chip GDSII layouts and perform sign-off iso-performance power comparisons with 2-D IC designs. Based on layout simulations, we compare important design metrics such as area, wirelength, timing, and power consumption of transistor-level monolithic 3-D designs with traditional 2-D, gate-level monolithic 3-D, and TSV-based 3-D designs.</description><identifier>ISSN: 0278-0070</identifier><identifier>EISSN: 1937-4151</identifier><identifier>DOI: 10.1109/TCAD.2013.2273986</identifier><identifier>CODEN: ITCSDI</identifier><language>eng</language><publisher>IEEE</publisher><subject>3-D integrated circuit (IC) ; Logic design ; low power ; Low-power electronics ; Monolithic integrated circuits ; monolithic integration ; Three-dimensional integrated circuits</subject><ispartof>IEEE transactions on computer-aided design of integrated circuits and systems, 2013-12, Vol.32 (12), p.1892-1905</ispartof><lds50>peer_reviewed</lds50><woscitedreferencessubscribed>false</woscitedreferencessubscribed><citedby>FETCH-LOGICAL-c331t-a32baa0de0b49fee563e2a278f4b2cfb366b552a2c946451c463c55d5a60ee0d3</citedby><cites>FETCH-LOGICAL-c331t-a32baa0de0b49fee563e2a278f4b2cfb366b552a2c946451c463c55d5a60ee0d3</cites></display><links><openurl>$$Topenurl_article</openurl><openurlfulltext>$$Topenurlfull_article</openurlfulltext><thumbnail>$$Tsyndetics_thumb_exl</thumbnail><linktohtml>$$Uhttps://ieeexplore.ieee.org/document/6663239$$EHTML$$P50$$Gieee$$H</linktohtml><link.rule.ids>314,777,781,793,27905,27906,54739</link.rule.ids><linktorsrc>$$Uhttps://ieeexplore.ieee.org/document/6663239$$EView_record_in_IEEE$$FView_record_in_$$GIEEE</linktorsrc></links><search><creatorcontrib>Lee, Young-Joon</creatorcontrib><creatorcontrib>Lim, Sung Kyu</creatorcontrib><title>Ultrahigh Density Logic Designs Using Monolithic 3-D Integration</title><title>IEEE transactions on computer-aided design of integrated circuits and systems</title><addtitle>TCAD</addtitle><description>The nano-scale 3-D interconnects available in monolithic 3-D integrated circuit (IC) technology enable ultrahigh density device integration at the individual transistor level. In this paper, we investigate the benefits and challenges of monolithic 3-D integration technology for ultrahigh density logic designs. We first build a 3-D standard cell library for transistor-level monolithic 3-D ICs and model their timing and power characteristics. Then, we explore various interconnect options for monolithic 3-D ICs that improve design quality. Next, we build timing-closed, full-chip GDSII layouts and perform sign-off iso-performance power comparisons with 2-D IC designs. Based on layout simulations, we compare important design metrics such as area, wirelength, timing, and power consumption of transistor-level monolithic 3-D designs with traditional 2-D, gate-level monolithic 3-D, and TSV-based 3-D designs.</description><subject>3-D integrated circuit (IC)</subject><subject>Logic design</subject><subject>low power</subject><subject>Low-power electronics</subject><subject>Monolithic integrated circuits</subject><subject>monolithic integration</subject><subject>Three-dimensional integrated circuits</subject><issn>0278-0070</issn><issn>1937-4151</issn><fulltext>true</fulltext><rsrctype>article</rsrctype><creationdate>2013</creationdate><recordtype>article</recordtype><sourceid>RIE</sourceid><recordid>eNo9kM1OwzAQhC0EEqHwAIhLXiBl7bWd-kaV8FMpiEtzjhxnkxiVBMW59O1J1YrTanZmVquPsUcOa87BPO-zbb4WwHEtRIpmo69YxA2mieSKX7MIRLpJAFK4ZXchfANwqYSJ2Et5mCfb-66PcxqCn49xMXbeLSr4bghxGfzQxZ_jMB783C8GJnm8G2bqJjv7cbhnN609BHq4zBUr31732UdSfL3vsm2ROEQ-JxZFbS00BLU0LZHSSMIuT7WyFq6tUetaqWXjjNRScSc1OqUaZTUQQYMrxs933TSGMFFb_U7-x07HikN1QlCdEFQnBNUFwdJ5Onc8Ef3ntdYo0OAfBXxXhA</recordid><startdate>201312</startdate><enddate>201312</enddate><creator>Lee, Young-Joon</creator><creator>Lim, Sung Kyu</creator><general>IEEE</general><scope>97E</scope><scope>RIA</scope><scope>RIE</scope><scope>AAYXX</scope><scope>CITATION</scope></search><sort><creationdate>201312</creationdate><title>Ultrahigh Density Logic Designs Using Monolithic 3-D Integration</title><author>Lee, Young-Joon ; Lim, Sung Kyu</author></sort><facets><frbrtype>5</frbrtype><frbrgroupid>cdi_FETCH-LOGICAL-c331t-a32baa0de0b49fee563e2a278f4b2cfb366b552a2c946451c463c55d5a60ee0d3</frbrgroupid><rsrctype>articles</rsrctype><prefilter>articles</prefilter><language>eng</language><creationdate>2013</creationdate><topic>3-D integrated circuit (IC)</topic><topic>Logic design</topic><topic>low power</topic><topic>Low-power electronics</topic><topic>Monolithic integrated circuits</topic><topic>monolithic integration</topic><topic>Three-dimensional integrated circuits</topic><toplevel>peer_reviewed</toplevel><toplevel>online_resources</toplevel><creatorcontrib>Lee, Young-Joon</creatorcontrib><creatorcontrib>Lim, Sung Kyu</creatorcontrib><collection>IEEE All-Society Periodicals Package (ASPP) 2005-present</collection><collection>IEEE All-Society Periodicals Package (ASPP) 1998-Present</collection><collection>IEEE Electronic Library (IEL)</collection><collection>CrossRef</collection><jtitle>IEEE transactions on computer-aided design of integrated circuits and systems</jtitle></facets><delivery><delcategory>Remote Search Resource</delcategory><fulltext>fulltext_linktorsrc</fulltext></delivery><addata><au>Lee, Young-Joon</au><au>Lim, Sung Kyu</au><format>journal</format><genre>article</genre><ristype>JOUR</ristype><atitle>Ultrahigh Density Logic Designs Using Monolithic 3-D Integration</atitle><jtitle>IEEE transactions on computer-aided design of integrated circuits and systems</jtitle><stitle>TCAD</stitle><date>2013-12</date><risdate>2013</risdate><volume>32</volume><issue>12</issue><spage>1892</spage><epage>1905</epage><pages>1892-1905</pages><issn>0278-0070</issn><eissn>1937-4151</eissn><coden>ITCSDI</coden><abstract>The nano-scale 3-D interconnects available in monolithic 3-D integrated circuit (IC) technology enable ultrahigh density device integration at the individual transistor level. In this paper, we investigate the benefits and challenges of monolithic 3-D integration technology for ultrahigh density logic designs. We first build a 3-D standard cell library for transistor-level monolithic 3-D ICs and model their timing and power characteristics. Then, we explore various interconnect options for monolithic 3-D ICs that improve design quality. Next, we build timing-closed, full-chip GDSII layouts and perform sign-off iso-performance power comparisons with 2-D IC designs. Based on layout simulations, we compare important design metrics such as area, wirelength, timing, and power consumption of transistor-level monolithic 3-D designs with traditional 2-D, gate-level monolithic 3-D, and TSV-based 3-D designs.</abstract><pub>IEEE</pub><doi>10.1109/TCAD.2013.2273986</doi><tpages>14</tpages></addata></record> |
fulltext | fulltext_linktorsrc |
identifier | ISSN: 0278-0070 |
ispartof | IEEE transactions on computer-aided design of integrated circuits and systems, 2013-12, Vol.32 (12), p.1892-1905 |
issn | 0278-0070 1937-4151 |
language | eng |
recordid | cdi_ieee_primary_6663239 |
source | IEEE Electronic Library (IEL) |
subjects | 3-D integrated circuit (IC) Logic design low power Low-power electronics Monolithic integrated circuits monolithic integration Three-dimensional integrated circuits |
title | Ultrahigh Density Logic Designs Using Monolithic 3-D Integration |
url | https://sfx.bib-bvb.de/sfx_tum?ctx_ver=Z39.88-2004&ctx_enc=info:ofi/enc:UTF-8&ctx_tim=2025-01-21T05%3A09%3A17IST&url_ver=Z39.88-2004&url_ctx_fmt=infofi/fmt:kev:mtx:ctx&rfr_id=info:sid/primo.exlibrisgroup.com:primo3-Article-crossref_RIE&rft_val_fmt=info:ofi/fmt:kev:mtx:journal&rft.genre=article&rft.atitle=Ultrahigh%20Density%20Logic%20Designs%20Using%20Monolithic%203-D%20Integration&rft.jtitle=IEEE%20transactions%20on%20computer-aided%20design%20of%20integrated%20circuits%20and%20systems&rft.au=Lee,%20Young-Joon&rft.date=2013-12&rft.volume=32&rft.issue=12&rft.spage=1892&rft.epage=1905&rft.pages=1892-1905&rft.issn=0278-0070&rft.eissn=1937-4151&rft.coden=ITCSDI&rft_id=info:doi/10.1109/TCAD.2013.2273986&rft_dat=%3Ccrossref_RIE%3E10_1109_TCAD_2013_2273986%3C/crossref_RIE%3E%3Curl%3E%3C/url%3E&disable_directlink=true&sfx.directlink=off&sfx.report_link=0&rft_id=info:oai/&rft_id=info:pmid/&rft_ieee_id=6663239&rfr_iscdi=true |