Hierarchical RTL-based combinatorial SER estimation

With increased device integration and a gradual trend toward higher operating frequencies, the effect of radiation induced transients in combinatorial logic (SETs) can no longer be ignored. Electrical, logical and temporal masking prevent the majority of SETs from becoming functional failures. Curre...

Ausführliche Beschreibung

Gespeichert in:
Bibliographische Detailangaben
Hauptverfasser: Evans, Adrian, Alexandrescu, Dan, Costenaro, Enrico, Liang Chen
Format: Tagungsbericht
Sprache:eng
Schlagworte:
Online-Zugang:Volltext bestellen
Tags: Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
container_end_page 144
container_issue
container_start_page 139
container_title
container_volume
creator Evans, Adrian
Alexandrescu, Dan
Costenaro, Enrico
Liang Chen
description With increased device integration and a gradual trend toward higher operating frequencies, the effect of radiation induced transients in combinatorial logic (SETs) can no longer be ignored. Electrical, logical and temporal masking prevent the majority of SETs from becoming functional failures. Current work on SET analysis starts from a gate-level circuit representation, however, in an industrial design cycle, by the time a gate-level netlist is available, it is too late to make design changes. We propose a hierarchical SET analysis methodology that can be applied at the RTL level. The SET sensitivity of the cell library and the masking characteristics of standard combinatorial design blocks are pre-characterized and stored in compact models. The SET sensitivity of a complex circuit is then calculated by decomposing it into blocks and combining the compact SET models. Experimental results are presented for an ALU implemented in the NanGate library.
doi_str_mv 10.1109/IOLTS.2013.6604065
format Conference Proceeding
fullrecord <record><control><sourceid>hal_6IE</sourceid><recordid>TN_cdi_ieee_primary_6604065</recordid><sourceformat>XML</sourceformat><sourcesystem>PC</sourcesystem><ieee_id>6604065</ieee_id><sourcerecordid>oai_HAL_hal_01075837v1</sourcerecordid><originalsourceid>FETCH-LOGICAL-h209t-734a53da3dfb0c75301f0223a5a82167dfa20988d66f37e5fcaae95e5c104f8a3</originalsourceid><addsrcrecordid>eNo9kE9Lw0AUxFdRsNZ-Ab306iHxvf2bPZZSTSFQaOM5vCS7ZCVtJAmC395Iq6cZhh8zMIw9IsSIYF-2uyw_xBxQxFqDBK2u2D1KYy1oLfU1m6GVPLIS8ObPC5vcscUwfAAAGsONxBkTaXA99VUTKmqX-zyLShpcvay6YxlONHZ9mPLDZr90wxiONIbu9MBuPbWDW1x0zt5fN_k6jbLd23a9yqKGgx0jIyQpUZOofQmVUQLQA-eCFCUctak9TVyS1Fp7YZzyFZGzyqkKQfqExJw9n3sbaovPflrvv4uOQpGusuI3AwSjEmG-cGKfzmxwzv3Dl2_EDx5DVEY</addsrcrecordid><sourcetype>Open Access Repository</sourcetype><iscdi>true</iscdi><recordtype>conference_proceeding</recordtype></control><display><type>conference_proceeding</type><title>Hierarchical RTL-based combinatorial SER estimation</title><source>IEEE Electronic Library (IEL) Conference Proceedings</source><creator>Evans, Adrian ; Alexandrescu, Dan ; Costenaro, Enrico ; Liang Chen</creator><creatorcontrib>Evans, Adrian ; Alexandrescu, Dan ; Costenaro, Enrico ; Liang Chen</creatorcontrib><description>With increased device integration and a gradual trend toward higher operating frequencies, the effect of radiation induced transients in combinatorial logic (SETs) can no longer be ignored. Electrical, logical and temporal masking prevent the majority of SETs from becoming functional failures. Current work on SET analysis starts from a gate-level circuit representation, however, in an industrial design cycle, by the time a gate-level netlist is available, it is too late to make design changes. We propose a hierarchical SET analysis methodology that can be applied at the RTL level. The SET sensitivity of the cell library and the masking characteristics of standard combinatorial design blocks are pre-characterized and stored in compact models. The SET sensitivity of a complex circuit is then calculated by decomposing it into blocks and combining the compact SET models. Experimental results are presented for an ALU implemented in the NanGate library.</description><identifier>ISSN: 1942-9398</identifier><identifier>EISSN: 1942-9401</identifier><identifier>EISBN: 1479906646</identifier><identifier>EISBN: 9781479906642</identifier><identifier>DOI: 10.1109/IOLTS.2013.6604065</identifier><language>eng</language><publisher>IEEE</publisher><subject>Adders ; Circuit faults ; Engineering Sciences ; Integrated circuit modeling ; Libraries ; Logic gates ; Micro and nanotechnologies ; Microelectronics ; Sensitivity ; Vectors</subject><ispartof>2013 IEEE 19th International On-Line Testing Symposium (IOLTS), 2013, p.139-144</ispartof><rights>Distributed under a Creative Commons Attribution 4.0 International License</rights><woscitedreferencessubscribed>false</woscitedreferencessubscribed><orcidid>0000-0001-9175-5799</orcidid></display><links><openurl>$$Topenurl_article</openurl><openurlfulltext>$$Topenurlfull_article</openurlfulltext><thumbnail>$$Tsyndetics_thumb_exl</thumbnail><linktohtml>$$Uhttps://ieeexplore.ieee.org/document/6604065$$EHTML$$P50$$Gieee$$H</linktohtml><link.rule.ids>309,310,777,781,786,787,882,2052,4036,27906,54901</link.rule.ids><linktorsrc>$$Uhttps://ieeexplore.ieee.org/document/6604065$$EView_record_in_IEEE$$FView_record_in_$$GIEEE</linktorsrc><backlink>$$Uhttps://hal.science/hal-01075837$$DView record in HAL$$Hfree_for_read</backlink></links><search><creatorcontrib>Evans, Adrian</creatorcontrib><creatorcontrib>Alexandrescu, Dan</creatorcontrib><creatorcontrib>Costenaro, Enrico</creatorcontrib><creatorcontrib>Liang Chen</creatorcontrib><title>Hierarchical RTL-based combinatorial SER estimation</title><title>2013 IEEE 19th International On-Line Testing Symposium (IOLTS)</title><addtitle>IOLTS</addtitle><description>With increased device integration and a gradual trend toward higher operating frequencies, the effect of radiation induced transients in combinatorial logic (SETs) can no longer be ignored. Electrical, logical and temporal masking prevent the majority of SETs from becoming functional failures. Current work on SET analysis starts from a gate-level circuit representation, however, in an industrial design cycle, by the time a gate-level netlist is available, it is too late to make design changes. We propose a hierarchical SET analysis methodology that can be applied at the RTL level. The SET sensitivity of the cell library and the masking characteristics of standard combinatorial design blocks are pre-characterized and stored in compact models. The SET sensitivity of a complex circuit is then calculated by decomposing it into blocks and combining the compact SET models. Experimental results are presented for an ALU implemented in the NanGate library.</description><subject>Adders</subject><subject>Circuit faults</subject><subject>Engineering Sciences</subject><subject>Integrated circuit modeling</subject><subject>Libraries</subject><subject>Logic gates</subject><subject>Micro and nanotechnologies</subject><subject>Microelectronics</subject><subject>Sensitivity</subject><subject>Vectors</subject><issn>1942-9398</issn><issn>1942-9401</issn><isbn>1479906646</isbn><isbn>9781479906642</isbn><fulltext>true</fulltext><rsrctype>conference_proceeding</rsrctype><creationdate>2013</creationdate><recordtype>conference_proceeding</recordtype><sourceid>6IE</sourceid><sourceid>RIE</sourceid><recordid>eNo9kE9Lw0AUxFdRsNZ-Ab306iHxvf2bPZZSTSFQaOM5vCS7ZCVtJAmC395Iq6cZhh8zMIw9IsSIYF-2uyw_xBxQxFqDBK2u2D1KYy1oLfU1m6GVPLIS8ObPC5vcscUwfAAAGsONxBkTaXA99VUTKmqX-zyLShpcvay6YxlONHZ9mPLDZr90wxiONIbu9MBuPbWDW1x0zt5fN_k6jbLd23a9yqKGgx0jIyQpUZOofQmVUQLQA-eCFCUctak9TVyS1Fp7YZzyFZGzyqkKQfqExJw9n3sbaovPflrvv4uOQpGusuI3AwSjEmG-cGKfzmxwzv3Dl2_EDx5DVEY</recordid><startdate>201307</startdate><enddate>201307</enddate><creator>Evans, Adrian</creator><creator>Alexandrescu, Dan</creator><creator>Costenaro, Enrico</creator><creator>Liang Chen</creator><general>IEEE</general><general>IEEE Computer Society</general><scope>6IE</scope><scope>6IL</scope><scope>CBEJK</scope><scope>RIE</scope><scope>RIL</scope><scope>1XC</scope><orcidid>https://orcid.org/0000-0001-9175-5799</orcidid></search><sort><creationdate>201307</creationdate><title>Hierarchical RTL-based combinatorial SER estimation</title><author>Evans, Adrian ; Alexandrescu, Dan ; Costenaro, Enrico ; Liang Chen</author></sort><facets><frbrtype>5</frbrtype><frbrgroupid>cdi_FETCH-LOGICAL-h209t-734a53da3dfb0c75301f0223a5a82167dfa20988d66f37e5fcaae95e5c104f8a3</frbrgroupid><rsrctype>conference_proceedings</rsrctype><prefilter>conference_proceedings</prefilter><language>eng</language><creationdate>2013</creationdate><topic>Adders</topic><topic>Circuit faults</topic><topic>Engineering Sciences</topic><topic>Integrated circuit modeling</topic><topic>Libraries</topic><topic>Logic gates</topic><topic>Micro and nanotechnologies</topic><topic>Microelectronics</topic><topic>Sensitivity</topic><topic>Vectors</topic><toplevel>online_resources</toplevel><creatorcontrib>Evans, Adrian</creatorcontrib><creatorcontrib>Alexandrescu, Dan</creatorcontrib><creatorcontrib>Costenaro, Enrico</creatorcontrib><creatorcontrib>Liang Chen</creatorcontrib><collection>IEEE Electronic Library (IEL) Conference Proceedings</collection><collection>IEEE Proceedings Order Plan All Online (POP All Online) 1998-present by volume</collection><collection>IEEE Xplore All Conference Proceedings</collection><collection>IEEE/IET Electronic Library</collection><collection>IEEE Proceedings Order Plans (POP All) 1998-Present</collection><collection>Hyper Article en Ligne (HAL)</collection></facets><delivery><delcategory>Remote Search Resource</delcategory><fulltext>fulltext_linktorsrc</fulltext></delivery><addata><au>Evans, Adrian</au><au>Alexandrescu, Dan</au><au>Costenaro, Enrico</au><au>Liang Chen</au><format>book</format><genre>proceeding</genre><ristype>CONF</ristype><atitle>Hierarchical RTL-based combinatorial SER estimation</atitle><btitle>2013 IEEE 19th International On-Line Testing Symposium (IOLTS)</btitle><stitle>IOLTS</stitle><date>2013-07</date><risdate>2013</risdate><spage>139</spage><epage>144</epage><pages>139-144</pages><issn>1942-9398</issn><eissn>1942-9401</eissn><eisbn>1479906646</eisbn><eisbn>9781479906642</eisbn><abstract>With increased device integration and a gradual trend toward higher operating frequencies, the effect of radiation induced transients in combinatorial logic (SETs) can no longer be ignored. Electrical, logical and temporal masking prevent the majority of SETs from becoming functional failures. Current work on SET analysis starts from a gate-level circuit representation, however, in an industrial design cycle, by the time a gate-level netlist is available, it is too late to make design changes. We propose a hierarchical SET analysis methodology that can be applied at the RTL level. The SET sensitivity of the cell library and the masking characteristics of standard combinatorial design blocks are pre-characterized and stored in compact models. The SET sensitivity of a complex circuit is then calculated by decomposing it into blocks and combining the compact SET models. Experimental results are presented for an ALU implemented in the NanGate library.</abstract><pub>IEEE</pub><doi>10.1109/IOLTS.2013.6604065</doi><tpages>6</tpages><orcidid>https://orcid.org/0000-0001-9175-5799</orcidid></addata></record>
fulltext fulltext_linktorsrc
identifier ISSN: 1942-9398
ispartof 2013 IEEE 19th International On-Line Testing Symposium (IOLTS), 2013, p.139-144
issn 1942-9398
1942-9401
language eng
recordid cdi_ieee_primary_6604065
source IEEE Electronic Library (IEL) Conference Proceedings
subjects Adders
Circuit faults
Engineering Sciences
Integrated circuit modeling
Libraries
Logic gates
Micro and nanotechnologies
Microelectronics
Sensitivity
Vectors
title Hierarchical RTL-based combinatorial SER estimation
url https://sfx.bib-bvb.de/sfx_tum?ctx_ver=Z39.88-2004&ctx_enc=info:ofi/enc:UTF-8&ctx_tim=2025-01-17T18%3A29%3A16IST&url_ver=Z39.88-2004&url_ctx_fmt=infofi/fmt:kev:mtx:ctx&rfr_id=info:sid/primo.exlibrisgroup.com:primo3-Article-hal_6IE&rft_val_fmt=info:ofi/fmt:kev:mtx:book&rft.genre=proceeding&rft.atitle=Hierarchical%20RTL-based%20combinatorial%20SER%20estimation&rft.btitle=2013%20IEEE%2019th%20International%20On-Line%20Testing%20Symposium%20(IOLTS)&rft.au=Evans,%20Adrian&rft.date=2013-07&rft.spage=139&rft.epage=144&rft.pages=139-144&rft.issn=1942-9398&rft.eissn=1942-9401&rft_id=info:doi/10.1109/IOLTS.2013.6604065&rft_dat=%3Chal_6IE%3Eoai_HAL_hal_01075837v1%3C/hal_6IE%3E%3Curl%3E%3C/url%3E&rft.eisbn=1479906646&rft.eisbn_list=9781479906642&disable_directlink=true&sfx.directlink=off&sfx.report_link=0&rft_id=info:oai/&rft_id=info:pmid/&rft_ieee_id=6604065&rfr_iscdi=true