Analytical potential distribution model of symmetric double gate underlap MOSFET with binary metal alloy as gate electrode for subdued sces
In this work, we have used the novel concept of linearly graded binary alloy, as gate material in the popular structure of underlap symmetric Double Gate (DG) MOSFET and developed an analytical model to study the potential distribution in the gate overlap and underlap of our proposed structure. Base...
Gespeichert in:
Hauptverfasser: | , , , , |
---|---|
Format: | Tagungsbericht |
Sprache: | eng |
Schlagworte: | |
Online-Zugang: | Volltext bestellen |
Tags: |
Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
|
container_end_page | 4 |
---|---|
container_issue | |
container_start_page | 1 |
container_title | |
container_volume | |
creator | Sarkhel, Saheli Manna, Bibhas Jana, Anindya Naskar, Kousik Sarkar, Subir Kumar |
description | In this work, we have used the novel concept of linearly graded binary alloy, as gate material in the popular structure of underlap symmetric Double Gate (DG) MOSFET and developed an analytical model to study the potential distribution in the gate overlap and underlap of our proposed structure. Based on this potential model, an overall performance comparison of the underlap DG MOS with and without work function engineered gate material have been carried out and the results obtained prove the fact that our proposed work function engineered gate underlap DG MOS lowers the potential minima to a further extent and is therefore more effective in subduing the various short channel effects (SCEs) and can provide better immunity against Drain Induced Barrier Lowering (DIBL). The lowering of potential minima with our proposed structure implies that the device is expected to show a lower threshold voltage, thereby increasing the current drivability and offering higher switching speed. |
doi_str_mv | 10.1109/AICERA-ICMiCR.2013.6575979 |
format | Conference Proceeding |
fullrecord | <record><control><sourceid>ieee_6IE</sourceid><recordid>TN_cdi_ieee_primary_6575979</recordid><sourceformat>XML</sourceformat><sourcesystem>PC</sourcesystem><ieee_id>6575979</ieee_id><sourcerecordid>6575979</sourcerecordid><originalsourceid>FETCH-LOGICAL-i175t-7183a08f79f0fcc3567708722975fa02fa94668cefa5ce9ecbc862cab6572b7a3</originalsourceid><addsrcrecordid>eNotkFFLwzAUhSMiqHO_wJfge2fSNk3yWMrUwcZg6vNI0xuNpM1oUqS_wT9tYHs69xwOH5eD0BMlK0qJfK43zfpQZ5tmZ5vDKie0WFWMM8nlFVpKLmhZ8YLRUrBrdH8xjJS3aBnCDyEkQSpZiDv0Vw_KzdFq5fDJRxiiTVdnQxxtO0XrB9z7Dhz2Boe57yHlGnd-ah3gLxUBT0MHo1MnvNu_v6w_8K-N37i1gxpnnOqJppzzM1bh3AcHOo6JiY0fcZjaboIOBw3hAd0Y5QIsL7pAnwnYvGXb_eumqbeZpZzFjFNRKCIMl4YYrQtWcU4Ez3PJmVEkN0qWVSU0GMU0SNCtFlWuVZsWyluuigV6PHMtABxPo-3Tr8fLfsU_g8BpZg</addsrcrecordid><sourcetype>Publisher</sourcetype><iscdi>true</iscdi><recordtype>conference_proceeding</recordtype></control><display><type>conference_proceeding</type><title>Analytical potential distribution model of symmetric double gate underlap MOSFET with binary metal alloy as gate electrode for subdued sces</title><source>IEEE Electronic Library (IEL) Conference Proceedings</source><creator>Sarkhel, Saheli ; Manna, Bibhas ; Jana, Anindya ; Naskar, Kousik ; Sarkar, Subir Kumar</creator><creatorcontrib>Sarkhel, Saheli ; Manna, Bibhas ; Jana, Anindya ; Naskar, Kousik ; Sarkar, Subir Kumar</creatorcontrib><description>In this work, we have used the novel concept of linearly graded binary alloy, as gate material in the popular structure of underlap symmetric Double Gate (DG) MOSFET and developed an analytical model to study the potential distribution in the gate overlap and underlap of our proposed structure. Based on this potential model, an overall performance comparison of the underlap DG MOS with and without work function engineered gate material have been carried out and the results obtained prove the fact that our proposed work function engineered gate underlap DG MOS lowers the potential minima to a further extent and is therefore more effective in subduing the various short channel effects (SCEs) and can provide better immunity against Drain Induced Barrier Lowering (DIBL). The lowering of potential minima with our proposed structure implies that the device is expected to show a lower threshold voltage, thereby increasing the current drivability and offering higher switching speed.</description><identifier>ISBN: 1467351504</identifier><identifier>ISBN: 9781467351508</identifier><identifier>EISBN: 9781467351485</identifier><identifier>EISBN: 1467351490</identifier><identifier>EISBN: 9781467351492</identifier><identifier>EISBN: 1467351482</identifier><identifier>DOI: 10.1109/AICERA-ICMiCR.2013.6575979</identifier><language>eng</language><publisher>IEEE</publisher><subject>Analytical models ; DG MOS ; DIBL ; Electric potential ; gate underlap ; Logic gates ; Metals ; MOSFET ; SCEs ; Silicon ; Work Function Engineered Gate (WFEG)</subject><ispartof>2013 Annual International Conference on Emerging Research Areas and 2013 International Conference on Microelectronics, Communications and Renewable Energy, 2013, p.1-4</ispartof><woscitedreferencessubscribed>false</woscitedreferencessubscribed></display><links><openurl>$$Topenurl_article</openurl><openurlfulltext>$$Topenurlfull_article</openurlfulltext><thumbnail>$$Tsyndetics_thumb_exl</thumbnail><linktohtml>$$Uhttps://ieeexplore.ieee.org/document/6575979$$EHTML$$P50$$Gieee$$H</linktohtml><link.rule.ids>309,310,780,784,789,790,2058,27925,54920</link.rule.ids><linktorsrc>$$Uhttps://ieeexplore.ieee.org/document/6575979$$EView_record_in_IEEE$$FView_record_in_$$GIEEE</linktorsrc></links><search><creatorcontrib>Sarkhel, Saheli</creatorcontrib><creatorcontrib>Manna, Bibhas</creatorcontrib><creatorcontrib>Jana, Anindya</creatorcontrib><creatorcontrib>Naskar, Kousik</creatorcontrib><creatorcontrib>Sarkar, Subir Kumar</creatorcontrib><title>Analytical potential distribution model of symmetric double gate underlap MOSFET with binary metal alloy as gate electrode for subdued sces</title><title>2013 Annual International Conference on Emerging Research Areas and 2013 International Conference on Microelectronics, Communications and Renewable Energy</title><addtitle>AICERA-ICMiCR</addtitle><description>In this work, we have used the novel concept of linearly graded binary alloy, as gate material in the popular structure of underlap symmetric Double Gate (DG) MOSFET and developed an analytical model to study the potential distribution in the gate overlap and underlap of our proposed structure. Based on this potential model, an overall performance comparison of the underlap DG MOS with and without work function engineered gate material have been carried out and the results obtained prove the fact that our proposed work function engineered gate underlap DG MOS lowers the potential minima to a further extent and is therefore more effective in subduing the various short channel effects (SCEs) and can provide better immunity against Drain Induced Barrier Lowering (DIBL). The lowering of potential minima with our proposed structure implies that the device is expected to show a lower threshold voltage, thereby increasing the current drivability and offering higher switching speed.</description><subject>Analytical models</subject><subject>DG MOS</subject><subject>DIBL</subject><subject>Electric potential</subject><subject>gate underlap</subject><subject>Logic gates</subject><subject>Metals</subject><subject>MOSFET</subject><subject>SCEs</subject><subject>Silicon</subject><subject>Work Function Engineered Gate (WFEG)</subject><isbn>1467351504</isbn><isbn>9781467351508</isbn><isbn>9781467351485</isbn><isbn>1467351490</isbn><isbn>9781467351492</isbn><isbn>1467351482</isbn><fulltext>true</fulltext><rsrctype>conference_proceeding</rsrctype><creationdate>2013</creationdate><recordtype>conference_proceeding</recordtype><sourceid>6IE</sourceid><sourceid>RIE</sourceid><recordid>eNotkFFLwzAUhSMiqHO_wJfge2fSNk3yWMrUwcZg6vNI0xuNpM1oUqS_wT9tYHs69xwOH5eD0BMlK0qJfK43zfpQZ5tmZ5vDKie0WFWMM8nlFVpKLmhZ8YLRUrBrdH8xjJS3aBnCDyEkQSpZiDv0Vw_KzdFq5fDJRxiiTVdnQxxtO0XrB9z7Dhz2Boe57yHlGnd-ah3gLxUBT0MHo1MnvNu_v6w_8K-N37i1gxpnnOqJppzzM1bh3AcHOo6JiY0fcZjaboIOBw3hAd0Y5QIsL7pAnwnYvGXb_eumqbeZpZzFjFNRKCIMl4YYrQtWcU4Ez3PJmVEkN0qWVSU0GMU0SNCtFlWuVZsWyluuigV6PHMtABxPo-3Tr8fLfsU_g8BpZg</recordid><startdate>201306</startdate><enddate>201306</enddate><creator>Sarkhel, Saheli</creator><creator>Manna, Bibhas</creator><creator>Jana, Anindya</creator><creator>Naskar, Kousik</creator><creator>Sarkar, Subir Kumar</creator><general>IEEE</general><scope>6IE</scope><scope>6IL</scope><scope>CBEJK</scope><scope>RIE</scope><scope>RIL</scope></search><sort><creationdate>201306</creationdate><title>Analytical potential distribution model of symmetric double gate underlap MOSFET with binary metal alloy as gate electrode for subdued sces</title><author>Sarkhel, Saheli ; Manna, Bibhas ; Jana, Anindya ; Naskar, Kousik ; Sarkar, Subir Kumar</author></sort><facets><frbrtype>5</frbrtype><frbrgroupid>cdi_FETCH-LOGICAL-i175t-7183a08f79f0fcc3567708722975fa02fa94668cefa5ce9ecbc862cab6572b7a3</frbrgroupid><rsrctype>conference_proceedings</rsrctype><prefilter>conference_proceedings</prefilter><language>eng</language><creationdate>2013</creationdate><topic>Analytical models</topic><topic>DG MOS</topic><topic>DIBL</topic><topic>Electric potential</topic><topic>gate underlap</topic><topic>Logic gates</topic><topic>Metals</topic><topic>MOSFET</topic><topic>SCEs</topic><topic>Silicon</topic><topic>Work Function Engineered Gate (WFEG)</topic><toplevel>online_resources</toplevel><creatorcontrib>Sarkhel, Saheli</creatorcontrib><creatorcontrib>Manna, Bibhas</creatorcontrib><creatorcontrib>Jana, Anindya</creatorcontrib><creatorcontrib>Naskar, Kousik</creatorcontrib><creatorcontrib>Sarkar, Subir Kumar</creatorcontrib><collection>IEEE Electronic Library (IEL) Conference Proceedings</collection><collection>IEEE Proceedings Order Plan All Online (POP All Online) 1998-present by volume</collection><collection>IEEE Xplore All Conference Proceedings</collection><collection>IEEE Electronic Library (IEL)</collection><collection>IEEE Proceedings Order Plans (POP All) 1998-Present</collection></facets><delivery><delcategory>Remote Search Resource</delcategory><fulltext>fulltext_linktorsrc</fulltext></delivery><addata><au>Sarkhel, Saheli</au><au>Manna, Bibhas</au><au>Jana, Anindya</au><au>Naskar, Kousik</au><au>Sarkar, Subir Kumar</au><format>book</format><genre>proceeding</genre><ristype>CONF</ristype><atitle>Analytical potential distribution model of symmetric double gate underlap MOSFET with binary metal alloy as gate electrode for subdued sces</atitle><btitle>2013 Annual International Conference on Emerging Research Areas and 2013 International Conference on Microelectronics, Communications and Renewable Energy</btitle><stitle>AICERA-ICMiCR</stitle><date>2013-06</date><risdate>2013</risdate><spage>1</spage><epage>4</epage><pages>1-4</pages><isbn>1467351504</isbn><isbn>9781467351508</isbn><eisbn>9781467351485</eisbn><eisbn>1467351490</eisbn><eisbn>9781467351492</eisbn><eisbn>1467351482</eisbn><abstract>In this work, we have used the novel concept of linearly graded binary alloy, as gate material in the popular structure of underlap symmetric Double Gate (DG) MOSFET and developed an analytical model to study the potential distribution in the gate overlap and underlap of our proposed structure. Based on this potential model, an overall performance comparison of the underlap DG MOS with and without work function engineered gate material have been carried out and the results obtained prove the fact that our proposed work function engineered gate underlap DG MOS lowers the potential minima to a further extent and is therefore more effective in subduing the various short channel effects (SCEs) and can provide better immunity against Drain Induced Barrier Lowering (DIBL). The lowering of potential minima with our proposed structure implies that the device is expected to show a lower threshold voltage, thereby increasing the current drivability and offering higher switching speed.</abstract><pub>IEEE</pub><doi>10.1109/AICERA-ICMiCR.2013.6575979</doi><tpages>4</tpages></addata></record> |
fulltext | fulltext_linktorsrc |
identifier | ISBN: 1467351504 |
ispartof | 2013 Annual International Conference on Emerging Research Areas and 2013 International Conference on Microelectronics, Communications and Renewable Energy, 2013, p.1-4 |
issn | |
language | eng |
recordid | cdi_ieee_primary_6575979 |
source | IEEE Electronic Library (IEL) Conference Proceedings |
subjects | Analytical models DG MOS DIBL Electric potential gate underlap Logic gates Metals MOSFET SCEs Silicon Work Function Engineered Gate (WFEG) |
title | Analytical potential distribution model of symmetric double gate underlap MOSFET with binary metal alloy as gate electrode for subdued sces |
url | https://sfx.bib-bvb.de/sfx_tum?ctx_ver=Z39.88-2004&ctx_enc=info:ofi/enc:UTF-8&ctx_tim=2025-01-05T12%3A35%3A56IST&url_ver=Z39.88-2004&url_ctx_fmt=infofi/fmt:kev:mtx:ctx&rfr_id=info:sid/primo.exlibrisgroup.com:primo3-Article-ieee_6IE&rft_val_fmt=info:ofi/fmt:kev:mtx:book&rft.genre=proceeding&rft.atitle=Analytical%20potential%20distribution%20model%20of%20symmetric%20double%20gate%20underlap%20MOSFET%20with%20binary%20metal%20alloy%20as%20gate%20electrode%20for%20subdued%20sces&rft.btitle=2013%20Annual%20International%20Conference%20on%20Emerging%20Research%20Areas%20and%202013%20International%20Conference%20on%20Microelectronics,%20Communications%20and%20Renewable%20Energy&rft.au=Sarkhel,%20Saheli&rft.date=2013-06&rft.spage=1&rft.epage=4&rft.pages=1-4&rft.isbn=1467351504&rft.isbn_list=9781467351508&rft_id=info:doi/10.1109/AICERA-ICMiCR.2013.6575979&rft_dat=%3Cieee_6IE%3E6575979%3C/ieee_6IE%3E%3Curl%3E%3C/url%3E&rft.eisbn=9781467351485&rft.eisbn_list=1467351490&rft.eisbn_list=9781467351492&rft.eisbn_list=1467351482&disable_directlink=true&sfx.directlink=off&sfx.report_link=0&rft_id=info:oai/&rft_id=info:pmid/&rft_ieee_id=6575979&rfr_iscdi=true |