Thermomechanical stress-aware management for 3D IC designs

The thermomechanical stress has been considered as one of the most challenging problems in three-dimensional integration circuits (3D ICs), due to the thermal expansion coefficient mismatch between the through-silicon vias (TSVs) and silicon substrate, and the presence of elevated thermal gradients....

Ausführliche Beschreibung

Gespeichert in:
Bibliographische Detailangaben
Hauptverfasser: Zou, Qiaosha, Zhang, Tao, Kursun, Eren, Xie, Yuan
Format: Tagungsbericht
Sprache:eng
Schlagworte:
Online-Zugang:Volltext bestellen
Tags: Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
container_end_page 1258
container_issue
container_start_page 1255
container_title
container_volume
creator Zou, Qiaosha
Zhang, Tao
Kursun, Eren
Xie, Yuan
description The thermomechanical stress has been considered as one of the most challenging problems in three-dimensional integration circuits (3D ICs), due to the thermal expansion coefficient mismatch between the through-silicon vias (TSVs) and silicon substrate, and the presence of elevated thermal gradients. To address the stress issue, we propose a thorough solution that combines design-time and run-time techniques for the relief of thermomechanical stress and the associated reliability issues. A sophisticated TSV stress-aware floorplan policy is proposed to minimize the possibility of wafer cracking and interfacial delamination. In addition, the run-time thermal management scheme effectively eliminates large thermal gradients between layers. The experimental results show that the reliability of 3D design can be significantly improved due to the reduced TSV thermal load and the elimination of mechanical damaging thermal cycling pattern.
doi_str_mv 10.7873/DATE.2013.260
format Conference Proceeding
fullrecord <record><control><sourceid>ieee_6IE</sourceid><recordid>TN_cdi_ieee_primary_6513706</recordid><sourceformat>XML</sourceformat><sourcesystem>PC</sourcesystem><ieee_id>6513706</ieee_id><sourcerecordid>6513706</sourcerecordid><originalsourceid>FETCH-LOGICAL-i175t-8f6b466406c0cc62f33f51eff43bdd182ee7aa20dd58df6a9a571457ff7ff8df3</originalsourceid><addsrcrecordid>eNotj81Lw0AUxNcvsNYcPXnJP5D43r7sR7yVtGqh4CWeyzZ520aaVHYD4n9visLAwPyGgRHiASE31tDTclGvcglIudRwIZLSWCotKjIAcClmqJTNEAGvxB0W2pACg3B9BgQZqhJvRRLj59RGpFKSnInn-sChP_XcHNzQNe6YxjFwjJn7doHT3g1uzz0PY-pPIaVluq7SlmO3H-K9uPHuGDn597n4eFnV1Vu2eX9dV4tN1qFRY2a93hVaF6AbaBotPZFXyN4XtGtbtJLZOCehbZVtvXalUwYLZbyfNCU0F49_ux0zb79C17vws9UKp9-afgHRKUtm</addsrcrecordid><sourcetype>Publisher</sourcetype><iscdi>true</iscdi><recordtype>conference_proceeding</recordtype></control><display><type>conference_proceeding</type><title>Thermomechanical stress-aware management for 3D IC designs</title><source>IEEE Electronic Library (IEL) Conference Proceedings</source><creator>Zou, Qiaosha ; Zhang, Tao ; Kursun, Eren ; Xie, Yuan</creator><creatorcontrib>Zou, Qiaosha ; Zhang, Tao ; Kursun, Eren ; Xie, Yuan</creatorcontrib><description>The thermomechanical stress has been considered as one of the most challenging problems in three-dimensional integration circuits (3D ICs), due to the thermal expansion coefficient mismatch between the through-silicon vias (TSVs) and silicon substrate, and the presence of elevated thermal gradients. To address the stress issue, we propose a thorough solution that combines design-time and run-time techniques for the relief of thermomechanical stress and the associated reliability issues. A sophisticated TSV stress-aware floorplan policy is proposed to minimize the possibility of wafer cracking and interfacial delamination. In addition, the run-time thermal management scheme effectively eliminates large thermal gradients between layers. The experimental results show that the reliability of 3D design can be significantly improved due to the reduced TSV thermal load and the elimination of mechanical damaging thermal cycling pattern.</description><identifier>ISSN: 1530-1591</identifier><identifier>ISBN: 1467350710</identifier><identifier>ISBN: 9781467350716</identifier><identifier>EISSN: 1558-1101</identifier><identifier>EISBN: 9783981537000</identifier><identifier>EISBN: 3981537009</identifier><identifier>DOI: 10.7873/DATE.2013.260</identifier><language>eng</language><publisher>IEEE</publisher><subject>Stress ; Thermal analysis ; Thermal loading ; Thermal management ; Three-dimensional displays ; Through-silicon vias</subject><ispartof>2013 Design, Automation &amp; Test in Europe Conference &amp; Exhibition (DATE), 2013, p.1255-1258</ispartof><woscitedreferencessubscribed>false</woscitedreferencessubscribed></display><links><openurl>$$Topenurl_article</openurl><openurlfulltext>$$Topenurlfull_article</openurlfulltext><thumbnail>$$Tsyndetics_thumb_exl</thumbnail><linktohtml>$$Uhttps://ieeexplore.ieee.org/document/6513706$$EHTML$$P50$$Gieee$$H</linktohtml><link.rule.ids>309,310,776,780,785,786,2052,27902,54895</link.rule.ids><linktorsrc>$$Uhttps://ieeexplore.ieee.org/document/6513706$$EView_record_in_IEEE$$FView_record_in_$$GIEEE</linktorsrc></links><search><creatorcontrib>Zou, Qiaosha</creatorcontrib><creatorcontrib>Zhang, Tao</creatorcontrib><creatorcontrib>Kursun, Eren</creatorcontrib><creatorcontrib>Xie, Yuan</creatorcontrib><title>Thermomechanical stress-aware management for 3D IC designs</title><title>2013 Design, Automation &amp; Test in Europe Conference &amp; Exhibition (DATE)</title><addtitle>DATE</addtitle><description>The thermomechanical stress has been considered as one of the most challenging problems in three-dimensional integration circuits (3D ICs), due to the thermal expansion coefficient mismatch between the through-silicon vias (TSVs) and silicon substrate, and the presence of elevated thermal gradients. To address the stress issue, we propose a thorough solution that combines design-time and run-time techniques for the relief of thermomechanical stress and the associated reliability issues. A sophisticated TSV stress-aware floorplan policy is proposed to minimize the possibility of wafer cracking and interfacial delamination. In addition, the run-time thermal management scheme effectively eliminates large thermal gradients between layers. The experimental results show that the reliability of 3D design can be significantly improved due to the reduced TSV thermal load and the elimination of mechanical damaging thermal cycling pattern.</description><subject>Stress</subject><subject>Thermal analysis</subject><subject>Thermal loading</subject><subject>Thermal management</subject><subject>Three-dimensional displays</subject><subject>Through-silicon vias</subject><issn>1530-1591</issn><issn>1558-1101</issn><isbn>1467350710</isbn><isbn>9781467350716</isbn><isbn>9783981537000</isbn><isbn>3981537009</isbn><fulltext>true</fulltext><rsrctype>conference_proceeding</rsrctype><creationdate>2013</creationdate><recordtype>conference_proceeding</recordtype><sourceid>6IE</sourceid><sourceid>RIE</sourceid><recordid>eNotj81Lw0AUxNcvsNYcPXnJP5D43r7sR7yVtGqh4CWeyzZ520aaVHYD4n9visLAwPyGgRHiASE31tDTclGvcglIudRwIZLSWCotKjIAcClmqJTNEAGvxB0W2pACg3B9BgQZqhJvRRLj59RGpFKSnInn-sChP_XcHNzQNe6YxjFwjJn7doHT3g1uzz0PY-pPIaVluq7SlmO3H-K9uPHuGDn597n4eFnV1Vu2eX9dV4tN1qFRY2a93hVaF6AbaBotPZFXyN4XtGtbtJLZOCehbZVtvXalUwYLZbyfNCU0F49_ux0zb79C17vws9UKp9-afgHRKUtm</recordid><startdate>201303</startdate><enddate>201303</enddate><creator>Zou, Qiaosha</creator><creator>Zhang, Tao</creator><creator>Kursun, Eren</creator><creator>Xie, Yuan</creator><general>IEEE</general><scope>6IE</scope><scope>6IL</scope><scope>CBEJK</scope><scope>RIE</scope><scope>RIL</scope></search><sort><creationdate>201303</creationdate><title>Thermomechanical stress-aware management for 3D IC designs</title><author>Zou, Qiaosha ; Zhang, Tao ; Kursun, Eren ; Xie, Yuan</author></sort><facets><frbrtype>5</frbrtype><frbrgroupid>cdi_FETCH-LOGICAL-i175t-8f6b466406c0cc62f33f51eff43bdd182ee7aa20dd58df6a9a571457ff7ff8df3</frbrgroupid><rsrctype>conference_proceedings</rsrctype><prefilter>conference_proceedings</prefilter><language>eng</language><creationdate>2013</creationdate><topic>Stress</topic><topic>Thermal analysis</topic><topic>Thermal loading</topic><topic>Thermal management</topic><topic>Three-dimensional displays</topic><topic>Through-silicon vias</topic><toplevel>online_resources</toplevel><creatorcontrib>Zou, Qiaosha</creatorcontrib><creatorcontrib>Zhang, Tao</creatorcontrib><creatorcontrib>Kursun, Eren</creatorcontrib><creatorcontrib>Xie, Yuan</creatorcontrib><collection>IEEE Electronic Library (IEL) Conference Proceedings</collection><collection>IEEE Proceedings Order Plan All Online (POP All Online) 1998-present by volume</collection><collection>IEEE Xplore All Conference Proceedings</collection><collection>IEEE Electronic Library (IEL)</collection><collection>IEEE Proceedings Order Plans (POP All) 1998-Present</collection></facets><delivery><delcategory>Remote Search Resource</delcategory><fulltext>fulltext_linktorsrc</fulltext></delivery><addata><au>Zou, Qiaosha</au><au>Zhang, Tao</au><au>Kursun, Eren</au><au>Xie, Yuan</au><format>book</format><genre>proceeding</genre><ristype>CONF</ristype><atitle>Thermomechanical stress-aware management for 3D IC designs</atitle><btitle>2013 Design, Automation &amp; Test in Europe Conference &amp; Exhibition (DATE)</btitle><stitle>DATE</stitle><date>2013-03</date><risdate>2013</risdate><spage>1255</spage><epage>1258</epage><pages>1255-1258</pages><issn>1530-1591</issn><eissn>1558-1101</eissn><isbn>1467350710</isbn><isbn>9781467350716</isbn><eisbn>9783981537000</eisbn><eisbn>3981537009</eisbn><abstract>The thermomechanical stress has been considered as one of the most challenging problems in three-dimensional integration circuits (3D ICs), due to the thermal expansion coefficient mismatch between the through-silicon vias (TSVs) and silicon substrate, and the presence of elevated thermal gradients. To address the stress issue, we propose a thorough solution that combines design-time and run-time techniques for the relief of thermomechanical stress and the associated reliability issues. A sophisticated TSV stress-aware floorplan policy is proposed to minimize the possibility of wafer cracking and interfacial delamination. In addition, the run-time thermal management scheme effectively eliminates large thermal gradients between layers. The experimental results show that the reliability of 3D design can be significantly improved due to the reduced TSV thermal load and the elimination of mechanical damaging thermal cycling pattern.</abstract><pub>IEEE</pub><doi>10.7873/DATE.2013.260</doi><tpages>4</tpages></addata></record>
fulltext fulltext_linktorsrc
identifier ISSN: 1530-1591
ispartof 2013 Design, Automation & Test in Europe Conference & Exhibition (DATE), 2013, p.1255-1258
issn 1530-1591
1558-1101
language eng
recordid cdi_ieee_primary_6513706
source IEEE Electronic Library (IEL) Conference Proceedings
subjects Stress
Thermal analysis
Thermal loading
Thermal management
Three-dimensional displays
Through-silicon vias
title Thermomechanical stress-aware management for 3D IC designs
url https://sfx.bib-bvb.de/sfx_tum?ctx_ver=Z39.88-2004&ctx_enc=info:ofi/enc:UTF-8&ctx_tim=2025-02-13T08%3A40%3A20IST&url_ver=Z39.88-2004&url_ctx_fmt=infofi/fmt:kev:mtx:ctx&rfr_id=info:sid/primo.exlibrisgroup.com:primo3-Article-ieee_6IE&rft_val_fmt=info:ofi/fmt:kev:mtx:book&rft.genre=proceeding&rft.atitle=Thermomechanical%20stress-aware%20management%20for%203D%20IC%20designs&rft.btitle=2013%20Design,%20Automation%20&%20Test%20in%20Europe%20Conference%20&%20Exhibition%20(DATE)&rft.au=Zou,%20Qiaosha&rft.date=2013-03&rft.spage=1255&rft.epage=1258&rft.pages=1255-1258&rft.issn=1530-1591&rft.eissn=1558-1101&rft.isbn=1467350710&rft.isbn_list=9781467350716&rft_id=info:doi/10.7873/DATE.2013.260&rft_dat=%3Cieee_6IE%3E6513706%3C/ieee_6IE%3E%3Curl%3E%3C/url%3E&rft.eisbn=9783981537000&rft.eisbn_list=3981537009&disable_directlink=true&sfx.directlink=off&sfx.report_link=0&rft_id=info:oai/&rft_id=info:pmid/&rft_ieee_id=6513706&rfr_iscdi=true