A post-processing scan-chain watermarking scheme for VLSI intellectual property protection
Preprocessing approaches at various design abstraction levels have been widely studied among the constraint-based watermarking schemes proposed to protect VLSI intellectual property (IP). Post-processing methods attract comparatively less interest and their advantages have not been fully explored. T...
Gespeichert in:
Hauptverfasser: | , |
---|---|
Format: | Tagungsbericht |
Sprache: | eng |
Schlagworte: | |
Online-Zugang: | Volltext bestellen |
Tags: |
Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
|
container_end_page | 415 |
---|---|
container_issue | |
container_start_page | 412 |
container_title | |
container_volume | |
creator | Aijiao Cui Chip-Hong Chang |
description | Preprocessing approaches at various design abstraction levels have been widely studied among the constraint-based watermarking schemes proposed to protect VLSI intellectual property (IP). Post-processing methods attract comparatively less interest and their advantages have not been fully explored. This paper proposes a post-processing scan chain watermarking scheme to incorporate the authorship proof into the scan path of an IP core generated by a Synthesis-for-Testability (SfT) approach. The SfT algorithm is firstly applied on the design to create an optimized scan chain. The scan chain is then partially reordered according to the watermarked constraints generated cryptographically by an authorship message. The watermark is embedded with little perturbation to the optimality already attained by the scan design. This has effectively addressed the unpredictable overhead of watermarking commonly encountered in preprocessing methods. Our method possesses similar robustness as the preprocessing methods. Experimental results on ISCAS'89 and LGSynth'93 benchmark circuits demonstrate that our proposed method causes lower fluctuations in area and timing overheads than the pre-processing SfT watermarking scheme. |
doi_str_mv | 10.1109/APCCAS.2012.6419059 |
format | Conference Proceeding |
fullrecord | <record><control><sourceid>ieee_6IE</sourceid><recordid>TN_cdi_ieee_primary_6419059</recordid><sourceformat>XML</sourceformat><sourcesystem>PC</sourcesystem><ieee_id>6419059</ieee_id><sourcerecordid>6419059</sourcerecordid><originalsourceid>FETCH-LOGICAL-i175t-b844bd805db319ea93122167fbc687250c8c577a5179cb05098852067b2464423</originalsourceid><addsrcrecordid>eNotj0tOwzAYhM0CCSg9QTe-QIJ_x89lFPGoFAmkAgs2le061JAmkW2EenuC2tWMRprRNwitgJQARN_VL01Tb0pKgJaCgSZcX6AbYFxKkFSrK7RM6YsQAlKICsQ1-qjxNKZcTHF0PqUwfOLkzFC4vQkD_jXZx4OJ36d87w8ed2PE7-1mjcOQfd97l39Mj-f-5GM-_ps8Z2EcbtFlZ_rkl2ddoLeH-9fmqWifH9dN3RYBJM-FVYzZnSJ8ZyvQ3ugKKAUhO-uEkpQTp9zMbzhI7SzhRCvFKRHSUiYYo9UCrU67wXu_nWKYgY_b8_3qD7S9UP4</addsrcrecordid><sourcetype>Publisher</sourcetype><iscdi>true</iscdi><recordtype>conference_proceeding</recordtype></control><display><type>conference_proceeding</type><title>A post-processing scan-chain watermarking scheme for VLSI intellectual property protection</title><source>IEEE Electronic Library (IEL) Conference Proceedings</source><creator>Aijiao Cui ; Chip-Hong Chang</creator><creatorcontrib>Aijiao Cui ; Chip-Hong Chang</creatorcontrib><description>Preprocessing approaches at various design abstraction levels have been widely studied among the constraint-based watermarking schemes proposed to protect VLSI intellectual property (IP). Post-processing methods attract comparatively less interest and their advantages have not been fully explored. This paper proposes a post-processing scan chain watermarking scheme to incorporate the authorship proof into the scan path of an IP core generated by a Synthesis-for-Testability (SfT) approach. The SfT algorithm is firstly applied on the design to create an optimized scan chain. The scan chain is then partially reordered according to the watermarked constraints generated cryptographically by an authorship message. The watermark is embedded with little perturbation to the optimality already attained by the scan design. This has effectively addressed the unpredictable overhead of watermarking commonly encountered in preprocessing methods. Our method possesses similar robustness as the preprocessing methods. Experimental results on ISCAS'89 and LGSynth'93 benchmark circuits demonstrate that our proposed method causes lower fluctuations in area and timing overheads than the pre-processing SfT watermarking scheme.</description><identifier>EISBN: 1457717298</identifier><identifier>EISBN: 9781457717291</identifier><identifier>EISBN: 145771728X</identifier><identifier>EISBN: 9781457717284</identifier><identifier>DOI: 10.1109/APCCAS.2012.6419059</identifier><language>eng</language><publisher>IEEE</publisher><subject>Flip-flops ; Intellectual property ; Radio frequency ; Timing ; Vectors ; Very large scale integration ; Watermarking</subject><ispartof>2012 IEEE Asia Pacific Conference on Circuits and Systems, 2012, p.412-415</ispartof><woscitedreferencessubscribed>false</woscitedreferencessubscribed></display><links><openurl>$$Topenurl_article</openurl><openurlfulltext>$$Topenurlfull_article</openurlfulltext><thumbnail>$$Tsyndetics_thumb_exl</thumbnail><linktohtml>$$Uhttps://ieeexplore.ieee.org/document/6419059$$EHTML$$P50$$Gieee$$H</linktohtml><link.rule.ids>309,310,780,784,789,790,2058,27925,54920</link.rule.ids><linktorsrc>$$Uhttps://ieeexplore.ieee.org/document/6419059$$EView_record_in_IEEE$$FView_record_in_$$GIEEE</linktorsrc></links><search><creatorcontrib>Aijiao Cui</creatorcontrib><creatorcontrib>Chip-Hong Chang</creatorcontrib><title>A post-processing scan-chain watermarking scheme for VLSI intellectual property protection</title><title>2012 IEEE Asia Pacific Conference on Circuits and Systems</title><addtitle>APCCAS</addtitle><description>Preprocessing approaches at various design abstraction levels have been widely studied among the constraint-based watermarking schemes proposed to protect VLSI intellectual property (IP). Post-processing methods attract comparatively less interest and their advantages have not been fully explored. This paper proposes a post-processing scan chain watermarking scheme to incorporate the authorship proof into the scan path of an IP core generated by a Synthesis-for-Testability (SfT) approach. The SfT algorithm is firstly applied on the design to create an optimized scan chain. The scan chain is then partially reordered according to the watermarked constraints generated cryptographically by an authorship message. The watermark is embedded with little perturbation to the optimality already attained by the scan design. This has effectively addressed the unpredictable overhead of watermarking commonly encountered in preprocessing methods. Our method possesses similar robustness as the preprocessing methods. Experimental results on ISCAS'89 and LGSynth'93 benchmark circuits demonstrate that our proposed method causes lower fluctuations in area and timing overheads than the pre-processing SfT watermarking scheme.</description><subject>Flip-flops</subject><subject>Intellectual property</subject><subject>Radio frequency</subject><subject>Timing</subject><subject>Vectors</subject><subject>Very large scale integration</subject><subject>Watermarking</subject><isbn>1457717298</isbn><isbn>9781457717291</isbn><isbn>145771728X</isbn><isbn>9781457717284</isbn><fulltext>true</fulltext><rsrctype>conference_proceeding</rsrctype><creationdate>2012</creationdate><recordtype>conference_proceeding</recordtype><sourceid>6IE</sourceid><sourceid>RIE</sourceid><recordid>eNotj0tOwzAYhM0CCSg9QTe-QIJ_x89lFPGoFAmkAgs2le061JAmkW2EenuC2tWMRprRNwitgJQARN_VL01Tb0pKgJaCgSZcX6AbYFxKkFSrK7RM6YsQAlKICsQ1-qjxNKZcTHF0PqUwfOLkzFC4vQkD_jXZx4OJ36d87w8ed2PE7-1mjcOQfd97l39Mj-f-5GM-_ps8Z2EcbtFlZ_rkl2ddoLeH-9fmqWifH9dN3RYBJM-FVYzZnSJ8ZyvQ3ugKKAUhO-uEkpQTp9zMbzhI7SzhRCvFKRHSUiYYo9UCrU67wXu_nWKYgY_b8_3qD7S9UP4</recordid><startdate>201212</startdate><enddate>201212</enddate><creator>Aijiao Cui</creator><creator>Chip-Hong Chang</creator><general>IEEE</general><scope>6IE</scope><scope>6IL</scope><scope>CBEJK</scope><scope>RIE</scope><scope>RIL</scope></search><sort><creationdate>201212</creationdate><title>A post-processing scan-chain watermarking scheme for VLSI intellectual property protection</title><author>Aijiao Cui ; Chip-Hong Chang</author></sort><facets><frbrtype>5</frbrtype><frbrgroupid>cdi_FETCH-LOGICAL-i175t-b844bd805db319ea93122167fbc687250c8c577a5179cb05098852067b2464423</frbrgroupid><rsrctype>conference_proceedings</rsrctype><prefilter>conference_proceedings</prefilter><language>eng</language><creationdate>2012</creationdate><topic>Flip-flops</topic><topic>Intellectual property</topic><topic>Radio frequency</topic><topic>Timing</topic><topic>Vectors</topic><topic>Very large scale integration</topic><topic>Watermarking</topic><toplevel>online_resources</toplevel><creatorcontrib>Aijiao Cui</creatorcontrib><creatorcontrib>Chip-Hong Chang</creatorcontrib><collection>IEEE Electronic Library (IEL) Conference Proceedings</collection><collection>IEEE Proceedings Order Plan All Online (POP All Online) 1998-present by volume</collection><collection>IEEE Xplore All Conference Proceedings</collection><collection>IEEE Electronic Library (IEL)</collection><collection>IEEE Proceedings Order Plans (POP All) 1998-Present</collection></facets><delivery><delcategory>Remote Search Resource</delcategory><fulltext>fulltext_linktorsrc</fulltext></delivery><addata><au>Aijiao Cui</au><au>Chip-Hong Chang</au><format>book</format><genre>proceeding</genre><ristype>CONF</ristype><atitle>A post-processing scan-chain watermarking scheme for VLSI intellectual property protection</atitle><btitle>2012 IEEE Asia Pacific Conference on Circuits and Systems</btitle><stitle>APCCAS</stitle><date>2012-12</date><risdate>2012</risdate><spage>412</spage><epage>415</epage><pages>412-415</pages><eisbn>1457717298</eisbn><eisbn>9781457717291</eisbn><eisbn>145771728X</eisbn><eisbn>9781457717284</eisbn><abstract>Preprocessing approaches at various design abstraction levels have been widely studied among the constraint-based watermarking schemes proposed to protect VLSI intellectual property (IP). Post-processing methods attract comparatively less interest and their advantages have not been fully explored. This paper proposes a post-processing scan chain watermarking scheme to incorporate the authorship proof into the scan path of an IP core generated by a Synthesis-for-Testability (SfT) approach. The SfT algorithm is firstly applied on the design to create an optimized scan chain. The scan chain is then partially reordered according to the watermarked constraints generated cryptographically by an authorship message. The watermark is embedded with little perturbation to the optimality already attained by the scan design. This has effectively addressed the unpredictable overhead of watermarking commonly encountered in preprocessing methods. Our method possesses similar robustness as the preprocessing methods. Experimental results on ISCAS'89 and LGSynth'93 benchmark circuits demonstrate that our proposed method causes lower fluctuations in area and timing overheads than the pre-processing SfT watermarking scheme.</abstract><pub>IEEE</pub><doi>10.1109/APCCAS.2012.6419059</doi><tpages>4</tpages></addata></record> |
fulltext | fulltext_linktorsrc |
identifier | EISBN: 1457717298 |
ispartof | 2012 IEEE Asia Pacific Conference on Circuits and Systems, 2012, p.412-415 |
issn | |
language | eng |
recordid | cdi_ieee_primary_6419059 |
source | IEEE Electronic Library (IEL) Conference Proceedings |
subjects | Flip-flops Intellectual property Radio frequency Timing Vectors Very large scale integration Watermarking |
title | A post-processing scan-chain watermarking scheme for VLSI intellectual property protection |
url | https://sfx.bib-bvb.de/sfx_tum?ctx_ver=Z39.88-2004&ctx_enc=info:ofi/enc:UTF-8&ctx_tim=2025-01-01T05%3A08%3A32IST&url_ver=Z39.88-2004&url_ctx_fmt=infofi/fmt:kev:mtx:ctx&rfr_id=info:sid/primo.exlibrisgroup.com:primo3-Article-ieee_6IE&rft_val_fmt=info:ofi/fmt:kev:mtx:book&rft.genre=proceeding&rft.atitle=A%20post-processing%20scan-chain%20watermarking%20scheme%20for%20VLSI%20intellectual%20property%20protection&rft.btitle=2012%20IEEE%20Asia%20Pacific%20Conference%20on%20Circuits%20and%20Systems&rft.au=Aijiao%20Cui&rft.date=2012-12&rft.spage=412&rft.epage=415&rft.pages=412-415&rft_id=info:doi/10.1109/APCCAS.2012.6419059&rft_dat=%3Cieee_6IE%3E6419059%3C/ieee_6IE%3E%3Curl%3E%3C/url%3E&rft.eisbn=1457717298&rft.eisbn_list=9781457717291&rft.eisbn_list=145771728X&rft.eisbn_list=9781457717284&disable_directlink=true&sfx.directlink=off&sfx.report_link=0&rft_id=info:oai/&rft_id=info:pmid/&rft_ieee_id=6419059&rfr_iscdi=true |