Accessing AHB bus using WISHBONE master in SoC design

An IP (Intellectual Property) based SoC (System-on-Chips) is getting popular among designers as it allows for a faster development cycle for SoC production. However, each IP may use different bus interface causing compatibility issues during design integration. A WISHBONE bus and an AHB (Advanced Hi...

Ausführliche Beschreibung

Gespeichert in:
Bibliographische Detailangaben
Hauptverfasser: Rani, M. K. A., Khalid, M. Z.
Format: Tagungsbericht
Sprache:eng
Schlagworte:
Online-Zugang:Volltext bestellen
Tags: Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
container_end_page 635
container_issue
container_start_page 631
container_title
container_volume
creator Rani, M. K. A.
Khalid, M. Z.
description An IP (Intellectual Property) based SoC (System-on-Chips) is getting popular among designers as it allows for a faster development cycle for SoC production. However, each IP may use different bus interface causing compatibility issues during design integration. A WISHBONE bus and an AHB (Advanced High Performance Bus) are among commonly used bus interfaces for many IP cores. This paper describes the conversion operation from WISHBONE Bus protocol into an AHB bus protocol. This is to allow an Open RISC Micro Controller Unit (ORMCU), a master device which uses WISHBONE bus protocols, to communicate and control all other devices (slaves) that use AHB bus protocols. The design is a WISHBONE-to-AHB Bridge, which consist of a WISHBONE slave and an AHB master inside one module. The simulation results confirm that the bridge is able to handle communication from a WISHBONE master in an AHB system.
doi_str_mv 10.1109/SMElec.2012.6417224
format Conference Proceeding
fullrecord <record><control><sourceid>ieee_6IE</sourceid><recordid>TN_cdi_ieee_primary_6417224</recordid><sourceformat>XML</sourceformat><sourcesystem>PC</sourcesystem><ieee_id>6417224</ieee_id><sourcerecordid>6417224</sourcerecordid><originalsourceid>FETCH-LOGICAL-i90t-ed9f53bd6cee2b49764c714110b1493f87cb5a8df5590dec6f7d488ba432f8b43</originalsourceid><addsrcrecordid>eNpVj7tOwzAYRo1QJVDJE3TxCyT4fhnTKJBKhQ6p1LGK7d-VURtQ3A68PRV0Yfp0lnP0IbSgpKKU2Of-rT2CrxihrFKCasbEHSqsNlQozRm3wt7_Y6keUJHzByHkKlBWyUcka-8h5zQecN0tsbtkfPml3arvlpv3Fp-GfIYJpxH3nw0OkNNhfEKzOBwzFLedo-1Lu226cr15XTX1ukyWnEsINkrugvIAzAmrlfCaimvbUWF5NNo7OZgQpbQkgFdRB2GMGwRn0TjB52jxp00AsP-a0mmYvve3r_wHXWhGLA</addsrcrecordid><sourcetype>Publisher</sourcetype><iscdi>true</iscdi><recordtype>conference_proceeding</recordtype></control><display><type>conference_proceeding</type><title>Accessing AHB bus using WISHBONE master in SoC design</title><source>IEEE Electronic Library (IEL) Conference Proceedings</source><creator>Rani, M. K. A. ; Khalid, M. Z.</creator><creatorcontrib>Rani, M. K. A. ; Khalid, M. Z.</creatorcontrib><description>An IP (Intellectual Property) based SoC (System-on-Chips) is getting popular among designers as it allows for a faster development cycle for SoC production. However, each IP may use different bus interface causing compatibility issues during design integration. A WISHBONE bus and an AHB (Advanced High Performance Bus) are among commonly used bus interfaces for many IP cores. This paper describes the conversion operation from WISHBONE Bus protocol into an AHB bus protocol. This is to allow an Open RISC Micro Controller Unit (ORMCU), a master device which uses WISHBONE bus protocols, to communicate and control all other devices (slaves) that use AHB bus protocols. The design is a WISHBONE-to-AHB Bridge, which consist of a WISHBONE slave and an AHB master inside one module. The simulation results confirm that the bridge is able to handle communication from a WISHBONE master in an AHB system.</description><identifier>ISBN: 9781467323956</identifier><identifier>ISBN: 1467323950</identifier><identifier>EISBN: 9781467323949</identifier><identifier>EISBN: 9781467323963</identifier><identifier>EISBN: 1467323942</identifier><identifier>EISBN: 1467323969</identifier><identifier>DOI: 10.1109/SMElec.2012.6417224</identifier><language>eng</language><publisher>IEEE</publisher><subject>AHB Bus ; Bridges ; Clocks ; Data transfer ; IP networks ; Open RISC ; OpenCores ; Protocols ; Reduced instruction set computing ; SoC ; System-on-a-chip ; WISHBONE Bus ; WISHBONE-to-AHB Bridge</subject><ispartof>2012 10th IEEE International Conference on Semiconductor Electronics (ICSE), 2012, p.631-635</ispartof><woscitedreferencessubscribed>false</woscitedreferencessubscribed></display><links><openurl>$$Topenurl_article</openurl><openurlfulltext>$$Topenurlfull_article</openurlfulltext><thumbnail>$$Tsyndetics_thumb_exl</thumbnail><linktohtml>$$Uhttps://ieeexplore.ieee.org/document/6417224$$EHTML$$P50$$Gieee$$H</linktohtml><link.rule.ids>309,310,776,780,785,786,2052,27902,54895</link.rule.ids><linktorsrc>$$Uhttps://ieeexplore.ieee.org/document/6417224$$EView_record_in_IEEE$$FView_record_in_$$GIEEE</linktorsrc></links><search><creatorcontrib>Rani, M. K. A.</creatorcontrib><creatorcontrib>Khalid, M. Z.</creatorcontrib><title>Accessing AHB bus using WISHBONE master in SoC design</title><title>2012 10th IEEE International Conference on Semiconductor Electronics (ICSE)</title><addtitle>SMElec</addtitle><description>An IP (Intellectual Property) based SoC (System-on-Chips) is getting popular among designers as it allows for a faster development cycle for SoC production. However, each IP may use different bus interface causing compatibility issues during design integration. A WISHBONE bus and an AHB (Advanced High Performance Bus) are among commonly used bus interfaces for many IP cores. This paper describes the conversion operation from WISHBONE Bus protocol into an AHB bus protocol. This is to allow an Open RISC Micro Controller Unit (ORMCU), a master device which uses WISHBONE bus protocols, to communicate and control all other devices (slaves) that use AHB bus protocols. The design is a WISHBONE-to-AHB Bridge, which consist of a WISHBONE slave and an AHB master inside one module. The simulation results confirm that the bridge is able to handle communication from a WISHBONE master in an AHB system.</description><subject>AHB Bus</subject><subject>Bridges</subject><subject>Clocks</subject><subject>Data transfer</subject><subject>IP networks</subject><subject>Open RISC</subject><subject>OpenCores</subject><subject>Protocols</subject><subject>Reduced instruction set computing</subject><subject>SoC</subject><subject>System-on-a-chip</subject><subject>WISHBONE Bus</subject><subject>WISHBONE-to-AHB Bridge</subject><isbn>9781467323956</isbn><isbn>1467323950</isbn><isbn>9781467323949</isbn><isbn>9781467323963</isbn><isbn>1467323942</isbn><isbn>1467323969</isbn><fulltext>true</fulltext><rsrctype>conference_proceeding</rsrctype><creationdate>2012</creationdate><recordtype>conference_proceeding</recordtype><sourceid>6IE</sourceid><sourceid>RIE</sourceid><recordid>eNpVj7tOwzAYRo1QJVDJE3TxCyT4fhnTKJBKhQ6p1LGK7d-VURtQ3A68PRV0Yfp0lnP0IbSgpKKU2Of-rT2CrxihrFKCasbEHSqsNlQozRm3wt7_Y6keUJHzByHkKlBWyUcka-8h5zQecN0tsbtkfPml3arvlpv3Fp-GfIYJpxH3nw0OkNNhfEKzOBwzFLedo-1Lu226cr15XTX1ukyWnEsINkrugvIAzAmrlfCaimvbUWF5NNo7OZgQpbQkgFdRB2GMGwRn0TjB52jxp00AsP-a0mmYvve3r_wHXWhGLA</recordid><startdate>201209</startdate><enddate>201209</enddate><creator>Rani, M. K. A.</creator><creator>Khalid, M. Z.</creator><general>IEEE</general><scope>6IE</scope><scope>6IL</scope><scope>CBEJK</scope><scope>RIE</scope><scope>RIL</scope></search><sort><creationdate>201209</creationdate><title>Accessing AHB bus using WISHBONE master in SoC design</title><author>Rani, M. K. A. ; Khalid, M. Z.</author></sort><facets><frbrtype>5</frbrtype><frbrgroupid>cdi_FETCH-LOGICAL-i90t-ed9f53bd6cee2b49764c714110b1493f87cb5a8df5590dec6f7d488ba432f8b43</frbrgroupid><rsrctype>conference_proceedings</rsrctype><prefilter>conference_proceedings</prefilter><language>eng</language><creationdate>2012</creationdate><topic>AHB Bus</topic><topic>Bridges</topic><topic>Clocks</topic><topic>Data transfer</topic><topic>IP networks</topic><topic>Open RISC</topic><topic>OpenCores</topic><topic>Protocols</topic><topic>Reduced instruction set computing</topic><topic>SoC</topic><topic>System-on-a-chip</topic><topic>WISHBONE Bus</topic><topic>WISHBONE-to-AHB Bridge</topic><toplevel>online_resources</toplevel><creatorcontrib>Rani, M. K. A.</creatorcontrib><creatorcontrib>Khalid, M. Z.</creatorcontrib><collection>IEEE Electronic Library (IEL) Conference Proceedings</collection><collection>IEEE Proceedings Order Plan All Online (POP All Online) 1998-present by volume</collection><collection>IEEE Xplore All Conference Proceedings</collection><collection>IEEE Electronic Library (IEL)</collection><collection>IEEE Proceedings Order Plans (POP All) 1998-Present</collection></facets><delivery><delcategory>Remote Search Resource</delcategory><fulltext>fulltext_linktorsrc</fulltext></delivery><addata><au>Rani, M. K. A.</au><au>Khalid, M. Z.</au><format>book</format><genre>proceeding</genre><ristype>CONF</ristype><atitle>Accessing AHB bus using WISHBONE master in SoC design</atitle><btitle>2012 10th IEEE International Conference on Semiconductor Electronics (ICSE)</btitle><stitle>SMElec</stitle><date>2012-09</date><risdate>2012</risdate><spage>631</spage><epage>635</epage><pages>631-635</pages><isbn>9781467323956</isbn><isbn>1467323950</isbn><eisbn>9781467323949</eisbn><eisbn>9781467323963</eisbn><eisbn>1467323942</eisbn><eisbn>1467323969</eisbn><abstract>An IP (Intellectual Property) based SoC (System-on-Chips) is getting popular among designers as it allows for a faster development cycle for SoC production. However, each IP may use different bus interface causing compatibility issues during design integration. A WISHBONE bus and an AHB (Advanced High Performance Bus) are among commonly used bus interfaces for many IP cores. This paper describes the conversion operation from WISHBONE Bus protocol into an AHB bus protocol. This is to allow an Open RISC Micro Controller Unit (ORMCU), a master device which uses WISHBONE bus protocols, to communicate and control all other devices (slaves) that use AHB bus protocols. The design is a WISHBONE-to-AHB Bridge, which consist of a WISHBONE slave and an AHB master inside one module. The simulation results confirm that the bridge is able to handle communication from a WISHBONE master in an AHB system.</abstract><pub>IEEE</pub><doi>10.1109/SMElec.2012.6417224</doi><tpages>5</tpages></addata></record>
fulltext fulltext_linktorsrc
identifier ISBN: 9781467323956
ispartof 2012 10th IEEE International Conference on Semiconductor Electronics (ICSE), 2012, p.631-635
issn
language eng
recordid cdi_ieee_primary_6417224
source IEEE Electronic Library (IEL) Conference Proceedings
subjects AHB Bus
Bridges
Clocks
Data transfer
IP networks
Open RISC
OpenCores
Protocols
Reduced instruction set computing
SoC
System-on-a-chip
WISHBONE Bus
WISHBONE-to-AHB Bridge
title Accessing AHB bus using WISHBONE master in SoC design
url https://sfx.bib-bvb.de/sfx_tum?ctx_ver=Z39.88-2004&ctx_enc=info:ofi/enc:UTF-8&ctx_tim=2025-02-10T19%3A57%3A27IST&url_ver=Z39.88-2004&url_ctx_fmt=infofi/fmt:kev:mtx:ctx&rfr_id=info:sid/primo.exlibrisgroup.com:primo3-Article-ieee_6IE&rft_val_fmt=info:ofi/fmt:kev:mtx:book&rft.genre=proceeding&rft.atitle=Accessing%20AHB%20bus%20using%20WISHBONE%20master%20in%20SoC%20design&rft.btitle=2012%2010th%20IEEE%20International%20Conference%20on%20Semiconductor%20Electronics%20(ICSE)&rft.au=Rani,%20M.%20K.%20A.&rft.date=2012-09&rft.spage=631&rft.epage=635&rft.pages=631-635&rft.isbn=9781467323956&rft.isbn_list=1467323950&rft_id=info:doi/10.1109/SMElec.2012.6417224&rft_dat=%3Cieee_6IE%3E6417224%3C/ieee_6IE%3E%3Curl%3E%3C/url%3E&rft.eisbn=9781467323949&rft.eisbn_list=9781467323963&rft.eisbn_list=1467323942&rft.eisbn_list=1467323969&disable_directlink=true&sfx.directlink=off&sfx.report_link=0&rft_id=info:oai/&rft_id=info:pmid/&rft_ieee_id=6417224&rfr_iscdi=true