Multiplexed Oversampling Digitizer in 65 nm CMOS for Column-Parallel CCD Readout

A digitizer designed to read out column-parallel charge-coupled devices used for high-speed X-ray imaging is presented. The digitizer is included as part of the High-Speed Image Preprocessor with Oversampling integrated circuit. The digitizer module comprises a multiplexed, oversampling, 12-bit, 80...

Ausführliche Beschreibung

Gespeichert in:
Bibliographische Detailangaben
Veröffentlicht in:IEEE transactions on nuclear science 2013-02, Vol.60 (1), p.246-250
Hauptverfasser: Grace, C. R., Walder, J., Denes, P., von der Lippe, H.
Format: Artikel
Sprache:eng
Schlagworte:
Online-Zugang:Volltext bestellen
Tags: Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
container_end_page 250
container_issue 1
container_start_page 246
container_title IEEE transactions on nuclear science
container_volume 60
creator Grace, C. R.
Walder, J.
Denes, P.
von der Lippe, H.
description A digitizer designed to read out column-parallel charge-coupled devices used for high-speed X-ray imaging is presented. The digitizer is included as part of the High-Speed Image Preprocessor with Oversampling integrated circuit. The digitizer module comprises a multiplexed, oversampling, 12-bit, 80 MS/s pipelined analog-to-digital converter and a bank of four fast-settling sample-and-hold amplifiers to instrument four analog channels. The analog-to-digital converter multiplexes and oversamples to reduce its area to allow integration that is pitch-matched to the columns of the imager. Novel design techniques are used to enable oversampling and multiplexing with a reduced power penalty. The analog-to-digital converter exhibits 188 μV-rms noise which is less than 1 LSB at a 12-bit level. The prototype is implemented in a commercially available 65-nm CMOS process. The digitizer will be applied to the development of a proof-of-principle 2D, 10 Gigapixel/s X-ray detector.
doi_str_mv 10.1109/TNS.2012.2226604
format Article
fullrecord <record><control><sourceid>crossref_RIE</sourceid><recordid>TN_cdi_ieee_primary_6395228</recordid><sourceformat>XML</sourceformat><sourcesystem>PC</sourcesystem><ieee_id>6395228</ieee_id><sourcerecordid>10_1109_TNS_2012_2226604</sourcerecordid><originalsourceid>FETCH-LOGICAL-c305t-61555126ac05414644674fd6d52d0699fd815e96f3f4b58d271793a477eaa1463</originalsourceid><addsrcrecordid>eNo9kNFLwzAYxIMoOKfvgi_5BzqTNF_aPEqnU9jccPO5xOXLiKTtSFtR_3o7Nnw6Du6O40fILWcTzpm-37yuJ4JxMRFCKMXkGRlxgDzhkOXnZMQYzxMttb4kV237OVgJDEZktehD5_cBv9HS5RfG1lT74Osdnfqd7_wvRuprqoDWFS0WyzV1TaRFE_qqTlYmmhAw0KKY0jc0tum7a3LhTGjx5qRj8v70uCmek_ly9lI8zJNtyqBL1HAOuFBmy0ByqaRUmXRWWRCWKa2dzTmgVi518gNyKzKe6dTILENjhnw6Juy4u41N20Z05T76ysSfkrPyQKQciJQHIuWJyFC5O1Y8Iv7HVapBiDz9A7PcWoo</addsrcrecordid><sourcetype>Aggregation Database</sourcetype><iscdi>true</iscdi><recordtype>article</recordtype></control><display><type>article</type><title>Multiplexed Oversampling Digitizer in 65 nm CMOS for Column-Parallel CCD Readout</title><source>IEEE Electronic Library (IEL)</source><creator>Grace, C. R. ; Walder, J. ; Denes, P. ; von der Lippe, H.</creator><creatorcontrib>Grace, C. R. ; Walder, J. ; Denes, P. ; von der Lippe, H.</creatorcontrib><description>A digitizer designed to read out column-parallel charge-coupled devices used for high-speed X-ray imaging is presented. The digitizer is included as part of the High-Speed Image Preprocessor with Oversampling integrated circuit. The digitizer module comprises a multiplexed, oversampling, 12-bit, 80 MS/s pipelined analog-to-digital converter and a bank of four fast-settling sample-and-hold amplifiers to instrument four analog channels. The analog-to-digital converter multiplexes and oversamples to reduce its area to allow integration that is pitch-matched to the columns of the imager. Novel design techniques are used to enable oversampling and multiplexing with a reduced power penalty. The analog-to-digital converter exhibits 188 μV-rms noise which is less than 1 LSB at a 12-bit level. The prototype is implemented in a commercially available 65-nm CMOS process. The digitizer will be applied to the development of a proof-of-principle 2D, 10 Gigapixel/s X-ray detector.</description><identifier>ISSN: 0018-9499</identifier><identifier>EISSN: 1558-1578</identifier><identifier>DOI: 10.1109/TNS.2012.2226604</identifier><identifier>CODEN: IETNAE</identifier><language>eng</language><publisher>IEEE</publisher><subject>Analog-to-digital conversion ; Application specific integrated circuits ; Charge coupled devices ; Clocks ; CMOS analog integrated circuits ; Gain ; Linearity ; Multiplexing ; Noise ; pipelined ADC</subject><ispartof>IEEE transactions on nuclear science, 2013-02, Vol.60 (1), p.246-250</ispartof><lds50>peer_reviewed</lds50><oa>free_for_read</oa><woscitedreferencessubscribed>false</woscitedreferencessubscribed><citedby>FETCH-LOGICAL-c305t-61555126ac05414644674fd6d52d0699fd815e96f3f4b58d271793a477eaa1463</citedby><cites>FETCH-LOGICAL-c305t-61555126ac05414644674fd6d52d0699fd815e96f3f4b58d271793a477eaa1463</cites></display><links><openurl>$$Topenurl_article</openurl><openurlfulltext>$$Topenurlfull_article</openurlfulltext><thumbnail>$$Tsyndetics_thumb_exl</thumbnail><linktohtml>$$Uhttps://ieeexplore.ieee.org/document/6395228$$EHTML$$P50$$Gieee$$H</linktohtml><link.rule.ids>314,778,782,794,27907,27908,54741</link.rule.ids><linktorsrc>$$Uhttps://ieeexplore.ieee.org/document/6395228$$EView_record_in_IEEE$$FView_record_in_$$GIEEE</linktorsrc></links><search><creatorcontrib>Grace, C. R.</creatorcontrib><creatorcontrib>Walder, J.</creatorcontrib><creatorcontrib>Denes, P.</creatorcontrib><creatorcontrib>von der Lippe, H.</creatorcontrib><title>Multiplexed Oversampling Digitizer in 65 nm CMOS for Column-Parallel CCD Readout</title><title>IEEE transactions on nuclear science</title><addtitle>TNS</addtitle><description>A digitizer designed to read out column-parallel charge-coupled devices used for high-speed X-ray imaging is presented. The digitizer is included as part of the High-Speed Image Preprocessor with Oversampling integrated circuit. The digitizer module comprises a multiplexed, oversampling, 12-bit, 80 MS/s pipelined analog-to-digital converter and a bank of four fast-settling sample-and-hold amplifiers to instrument four analog channels. The analog-to-digital converter multiplexes and oversamples to reduce its area to allow integration that is pitch-matched to the columns of the imager. Novel design techniques are used to enable oversampling and multiplexing with a reduced power penalty. The analog-to-digital converter exhibits 188 μV-rms noise which is less than 1 LSB at a 12-bit level. The prototype is implemented in a commercially available 65-nm CMOS process. The digitizer will be applied to the development of a proof-of-principle 2D, 10 Gigapixel/s X-ray detector.</description><subject>Analog-to-digital conversion</subject><subject>Application specific integrated circuits</subject><subject>Charge coupled devices</subject><subject>Clocks</subject><subject>CMOS analog integrated circuits</subject><subject>Gain</subject><subject>Linearity</subject><subject>Multiplexing</subject><subject>Noise</subject><subject>pipelined ADC</subject><issn>0018-9499</issn><issn>1558-1578</issn><fulltext>true</fulltext><rsrctype>article</rsrctype><creationdate>2013</creationdate><recordtype>article</recordtype><sourceid>RIE</sourceid><recordid>eNo9kNFLwzAYxIMoOKfvgi_5BzqTNF_aPEqnU9jccPO5xOXLiKTtSFtR_3o7Nnw6Du6O40fILWcTzpm-37yuJ4JxMRFCKMXkGRlxgDzhkOXnZMQYzxMttb4kV237OVgJDEZktehD5_cBv9HS5RfG1lT74Osdnfqd7_wvRuprqoDWFS0WyzV1TaRFE_qqTlYmmhAw0KKY0jc0tum7a3LhTGjx5qRj8v70uCmek_ly9lI8zJNtyqBL1HAOuFBmy0ByqaRUmXRWWRCWKa2dzTmgVi518gNyKzKe6dTILENjhnw6Juy4u41N20Z05T76ysSfkrPyQKQciJQHIuWJyFC5O1Y8Iv7HVapBiDz9A7PcWoo</recordid><startdate>20130201</startdate><enddate>20130201</enddate><creator>Grace, C. R.</creator><creator>Walder, J.</creator><creator>Denes, P.</creator><creator>von der Lippe, H.</creator><general>IEEE</general><scope>97E</scope><scope>RIA</scope><scope>RIE</scope><scope>AAYXX</scope><scope>CITATION</scope></search><sort><creationdate>20130201</creationdate><title>Multiplexed Oversampling Digitizer in 65 nm CMOS for Column-Parallel CCD Readout</title><author>Grace, C. R. ; Walder, J. ; Denes, P. ; von der Lippe, H.</author></sort><facets><frbrtype>5</frbrtype><frbrgroupid>cdi_FETCH-LOGICAL-c305t-61555126ac05414644674fd6d52d0699fd815e96f3f4b58d271793a477eaa1463</frbrgroupid><rsrctype>articles</rsrctype><prefilter>articles</prefilter><language>eng</language><creationdate>2013</creationdate><topic>Analog-to-digital conversion</topic><topic>Application specific integrated circuits</topic><topic>Charge coupled devices</topic><topic>Clocks</topic><topic>CMOS analog integrated circuits</topic><topic>Gain</topic><topic>Linearity</topic><topic>Multiplexing</topic><topic>Noise</topic><topic>pipelined ADC</topic><toplevel>peer_reviewed</toplevel><toplevel>online_resources</toplevel><creatorcontrib>Grace, C. R.</creatorcontrib><creatorcontrib>Walder, J.</creatorcontrib><creatorcontrib>Denes, P.</creatorcontrib><creatorcontrib>von der Lippe, H.</creatorcontrib><collection>IEEE All-Society Periodicals Package (ASPP) 2005-present</collection><collection>IEEE All-Society Periodicals Package (ASPP) 1998-Present</collection><collection>IEEE Electronic Library (IEL)</collection><collection>CrossRef</collection><jtitle>IEEE transactions on nuclear science</jtitle></facets><delivery><delcategory>Remote Search Resource</delcategory><fulltext>fulltext_linktorsrc</fulltext></delivery><addata><au>Grace, C. R.</au><au>Walder, J.</au><au>Denes, P.</au><au>von der Lippe, H.</au><format>journal</format><genre>article</genre><ristype>JOUR</ristype><atitle>Multiplexed Oversampling Digitizer in 65 nm CMOS for Column-Parallel CCD Readout</atitle><jtitle>IEEE transactions on nuclear science</jtitle><stitle>TNS</stitle><date>2013-02-01</date><risdate>2013</risdate><volume>60</volume><issue>1</issue><spage>246</spage><epage>250</epage><pages>246-250</pages><issn>0018-9499</issn><eissn>1558-1578</eissn><coden>IETNAE</coden><abstract>A digitizer designed to read out column-parallel charge-coupled devices used for high-speed X-ray imaging is presented. The digitizer is included as part of the High-Speed Image Preprocessor with Oversampling integrated circuit. The digitizer module comprises a multiplexed, oversampling, 12-bit, 80 MS/s pipelined analog-to-digital converter and a bank of four fast-settling sample-and-hold amplifiers to instrument four analog channels. The analog-to-digital converter multiplexes and oversamples to reduce its area to allow integration that is pitch-matched to the columns of the imager. Novel design techniques are used to enable oversampling and multiplexing with a reduced power penalty. The analog-to-digital converter exhibits 188 μV-rms noise which is less than 1 LSB at a 12-bit level. The prototype is implemented in a commercially available 65-nm CMOS process. The digitizer will be applied to the development of a proof-of-principle 2D, 10 Gigapixel/s X-ray detector.</abstract><pub>IEEE</pub><doi>10.1109/TNS.2012.2226604</doi><tpages>5</tpages><oa>free_for_read</oa></addata></record>
fulltext fulltext_linktorsrc
identifier ISSN: 0018-9499
ispartof IEEE transactions on nuclear science, 2013-02, Vol.60 (1), p.246-250
issn 0018-9499
1558-1578
language eng
recordid cdi_ieee_primary_6395228
source IEEE Electronic Library (IEL)
subjects Analog-to-digital conversion
Application specific integrated circuits
Charge coupled devices
Clocks
CMOS analog integrated circuits
Gain
Linearity
Multiplexing
Noise
pipelined ADC
title Multiplexed Oversampling Digitizer in 65 nm CMOS for Column-Parallel CCD Readout
url https://sfx.bib-bvb.de/sfx_tum?ctx_ver=Z39.88-2004&ctx_enc=info:ofi/enc:UTF-8&ctx_tim=2025-01-16T19%3A51%3A20IST&url_ver=Z39.88-2004&url_ctx_fmt=infofi/fmt:kev:mtx:ctx&rfr_id=info:sid/primo.exlibrisgroup.com:primo3-Article-crossref_RIE&rft_val_fmt=info:ofi/fmt:kev:mtx:journal&rft.genre=article&rft.atitle=Multiplexed%20Oversampling%20Digitizer%20in%2065%20nm%20CMOS%20for%20Column-Parallel%20CCD%20Readout&rft.jtitle=IEEE%20transactions%20on%20nuclear%20science&rft.au=Grace,%20C.%20R.&rft.date=2013-02-01&rft.volume=60&rft.issue=1&rft.spage=246&rft.epage=250&rft.pages=246-250&rft.issn=0018-9499&rft.eissn=1558-1578&rft.coden=IETNAE&rft_id=info:doi/10.1109/TNS.2012.2226604&rft_dat=%3Ccrossref_RIE%3E10_1109_TNS_2012_2226604%3C/crossref_RIE%3E%3Curl%3E%3C/url%3E&disable_directlink=true&sfx.directlink=off&sfx.report_link=0&rft_id=info:oai/&rft_id=info:pmid/&rft_ieee_id=6395228&rfr_iscdi=true