Replica bit-line technique for embedded multilevel gain-cell DRAM
Multilevel gain-cell DRAMs are interesting to improve the area-efficiency of modern fault-tolerant systems-on-chip implemented in deep-submicron CMOS technologies. This paper addresses the problem of long access times in such multilevel gain-cell DRAMs, which are further aggravated by process parame...
Gespeichert in:
Hauptverfasser: | , , |
---|---|
Format: | Tagungsbericht |
Sprache: | eng |
Schlagworte: | |
Online-Zugang: | Volltext bestellen |
Tags: |
Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
|
container_end_page | 80 |
---|---|
container_issue | |
container_start_page | 77 |
container_title | |
container_volume | |
creator | Khalid, M. U. Meinerzhagen, P. Burg, A. |
description | Multilevel gain-cell DRAMs are interesting to improve the area-efficiency of modern fault-tolerant systems-on-chip implemented in deep-submicron CMOS technologies. This paper addresses the problem of long access times in such multilevel gain-cell DRAMs, which are further aggravated by process parameter variations. A replica bit-line (BL) technique, previously proposed for SRAM, is adapted to speed up the multilevel read operation at a negligible area-increase. Moreover, the same replica column is used to improve the write access time. An 8-kb DRAM macro implemented in 90-nm CMOS technology shows that the replica column is able to successfully track die-to-die process, voltage, and temperature variations to generate control signals with optimum delay. Finally, Monte-Carlo simulations show that a small timing margin of 100 ps is sufficient to also cope with within-die process variations. |
doi_str_mv | 10.1109/NEWCAS.2012.6328960 |
format | Conference Proceeding |
fullrecord | <record><control><sourceid>ieee_6IE</sourceid><recordid>TN_cdi_ieee_primary_6328960</recordid><sourceformat>XML</sourceformat><sourcesystem>PC</sourcesystem><ieee_id>6328960</ieee_id><sourcerecordid>6328960</sourcerecordid><originalsourceid>FETCH-LOGICAL-i1350-930cdb7c579e1b953ba3c0877db3db26b4bc47c293839ac1ccc62b57cd2a925a3</originalsourceid><addsrcrecordid>eNo1j8tOwzAURI0QElDyBd34BxJs3yS2l1EoD6mAVEAsK_v6FoycUJIUib-nEmU2o7MZnWFsLkUhpbCXD4vXtnkqlJCqqEEZW4sjllltZFlrEKay1TE7_wdtT1k2jh9iH6NkKeCMNSvapoiO-zjlKfbEJ8L3Pn7tiG8-B06dpxAo8G6XppjomxJ_c7HPkVLiV6vm_oKdbFwaKTv0jL1cL57b23z5eHPXNss8SqhEbkFg8Br3FiS9rcA7QGG0Dh6CV7UvPZYalQUD1qFExFr5SmNQzqrKwYzN_3YjEa23Q-zc8LM-vIZfZ_hK8A</addsrcrecordid><sourcetype>Publisher</sourcetype><iscdi>true</iscdi><recordtype>conference_proceeding</recordtype></control><display><type>conference_proceeding</type><title>Replica bit-line technique for embedded multilevel gain-cell DRAM</title><source>IEEE Electronic Library (IEL) Conference Proceedings</source><creator>Khalid, M. U. ; Meinerzhagen, P. ; Burg, A.</creator><creatorcontrib>Khalid, M. U. ; Meinerzhagen, P. ; Burg, A.</creatorcontrib><description>Multilevel gain-cell DRAMs are interesting to improve the area-efficiency of modern fault-tolerant systems-on-chip implemented in deep-submicron CMOS technologies. This paper addresses the problem of long access times in such multilevel gain-cell DRAMs, which are further aggravated by process parameter variations. A replica bit-line (BL) technique, previously proposed for SRAM, is adapted to speed up the multilevel read operation at a negligible area-increase. Moreover, the same replica column is used to improve the write access time. An 8-kb DRAM macro implemented in 90-nm CMOS technology shows that the replica column is able to successfully track die-to-die process, voltage, and temperature variations to generate control signals with optimum delay. Finally, Monte-Carlo simulations show that a small timing margin of 100 ps is sufficient to also cope with within-die process variations.</description><identifier>ISBN: 1467308579</identifier><identifier>ISBN: 9781467308571</identifier><identifier>EISBN: 9781467308595</identifier><identifier>EISBN: 1467308595</identifier><identifier>EISBN: 1467308587</identifier><identifier>EISBN: 9781467308588</identifier><identifier>DOI: 10.1109/NEWCAS.2012.6328960</identifier><language>eng</language><publisher>IEEE</publisher><subject>Arrays ; CMOS integrated circuits ; CMOS technology ; Delay ; Random access memory ; Tin</subject><ispartof>10th IEEE International NEWCAS Conference, 2012, p.77-80</ispartof><oa>free_for_read</oa><woscitedreferencessubscribed>false</woscitedreferencessubscribed></display><links><openurl>$$Topenurl_article</openurl><openurlfulltext>$$Topenurlfull_article</openurlfulltext><thumbnail>$$Tsyndetics_thumb_exl</thumbnail><linktohtml>$$Uhttps://ieeexplore.ieee.org/document/6328960$$EHTML$$P50$$Gieee$$H</linktohtml><link.rule.ids>309,310,776,780,785,786,2052,27902,54895</link.rule.ids><linktorsrc>$$Uhttps://ieeexplore.ieee.org/document/6328960$$EView_record_in_IEEE$$FView_record_in_$$GIEEE</linktorsrc></links><search><creatorcontrib>Khalid, M. U.</creatorcontrib><creatorcontrib>Meinerzhagen, P.</creatorcontrib><creatorcontrib>Burg, A.</creatorcontrib><title>Replica bit-line technique for embedded multilevel gain-cell DRAM</title><title>10th IEEE International NEWCAS Conference</title><addtitle>NEWCAS</addtitle><description>Multilevel gain-cell DRAMs are interesting to improve the area-efficiency of modern fault-tolerant systems-on-chip implemented in deep-submicron CMOS technologies. This paper addresses the problem of long access times in such multilevel gain-cell DRAMs, which are further aggravated by process parameter variations. A replica bit-line (BL) technique, previously proposed for SRAM, is adapted to speed up the multilevel read operation at a negligible area-increase. Moreover, the same replica column is used to improve the write access time. An 8-kb DRAM macro implemented in 90-nm CMOS technology shows that the replica column is able to successfully track die-to-die process, voltage, and temperature variations to generate control signals with optimum delay. Finally, Monte-Carlo simulations show that a small timing margin of 100 ps is sufficient to also cope with within-die process variations.</description><subject>Arrays</subject><subject>CMOS integrated circuits</subject><subject>CMOS technology</subject><subject>Delay</subject><subject>Random access memory</subject><subject>Tin</subject><isbn>1467308579</isbn><isbn>9781467308571</isbn><isbn>9781467308595</isbn><isbn>1467308595</isbn><isbn>1467308587</isbn><isbn>9781467308588</isbn><fulltext>true</fulltext><rsrctype>conference_proceeding</rsrctype><creationdate>2012</creationdate><recordtype>conference_proceeding</recordtype><sourceid>6IE</sourceid><sourceid>RIE</sourceid><recordid>eNo1j8tOwzAURI0QElDyBd34BxJs3yS2l1EoD6mAVEAsK_v6FoycUJIUib-nEmU2o7MZnWFsLkUhpbCXD4vXtnkqlJCqqEEZW4sjllltZFlrEKay1TE7_wdtT1k2jh9iH6NkKeCMNSvapoiO-zjlKfbEJ8L3Pn7tiG8-B06dpxAo8G6XppjomxJ_c7HPkVLiV6vm_oKdbFwaKTv0jL1cL57b23z5eHPXNss8SqhEbkFg8Br3FiS9rcA7QGG0Dh6CV7UvPZYalQUD1qFExFr5SmNQzqrKwYzN_3YjEa23Q-zc8LM-vIZfZ_hK8A</recordid><startdate>201206</startdate><enddate>201206</enddate><creator>Khalid, M. U.</creator><creator>Meinerzhagen, P.</creator><creator>Burg, A.</creator><general>IEEE</general><scope>6IE</scope><scope>6IL</scope><scope>CBEJK</scope><scope>RIE</scope><scope>RIL</scope></search><sort><creationdate>201206</creationdate><title>Replica bit-line technique for embedded multilevel gain-cell DRAM</title><author>Khalid, M. U. ; Meinerzhagen, P. ; Burg, A.</author></sort><facets><frbrtype>5</frbrtype><frbrgroupid>cdi_FETCH-LOGICAL-i1350-930cdb7c579e1b953ba3c0877db3db26b4bc47c293839ac1ccc62b57cd2a925a3</frbrgroupid><rsrctype>conference_proceedings</rsrctype><prefilter>conference_proceedings</prefilter><language>eng</language><creationdate>2012</creationdate><topic>Arrays</topic><topic>CMOS integrated circuits</topic><topic>CMOS technology</topic><topic>Delay</topic><topic>Random access memory</topic><topic>Tin</topic><toplevel>online_resources</toplevel><creatorcontrib>Khalid, M. U.</creatorcontrib><creatorcontrib>Meinerzhagen, P.</creatorcontrib><creatorcontrib>Burg, A.</creatorcontrib><collection>IEEE Electronic Library (IEL) Conference Proceedings</collection><collection>IEEE Proceedings Order Plan All Online (POP All Online) 1998-present by volume</collection><collection>IEEE Xplore All Conference Proceedings</collection><collection>IEEE Xplore</collection><collection>IEEE Proceedings Order Plans (POP All) 1998-Present</collection></facets><delivery><delcategory>Remote Search Resource</delcategory><fulltext>fulltext_linktorsrc</fulltext></delivery><addata><au>Khalid, M. U.</au><au>Meinerzhagen, P.</au><au>Burg, A.</au><format>book</format><genre>proceeding</genre><ristype>CONF</ristype><atitle>Replica bit-line technique for embedded multilevel gain-cell DRAM</atitle><btitle>10th IEEE International NEWCAS Conference</btitle><stitle>NEWCAS</stitle><date>2012-06</date><risdate>2012</risdate><spage>77</spage><epage>80</epage><pages>77-80</pages><isbn>1467308579</isbn><isbn>9781467308571</isbn><eisbn>9781467308595</eisbn><eisbn>1467308595</eisbn><eisbn>1467308587</eisbn><eisbn>9781467308588</eisbn><abstract>Multilevel gain-cell DRAMs are interesting to improve the area-efficiency of modern fault-tolerant systems-on-chip implemented in deep-submicron CMOS technologies. This paper addresses the problem of long access times in such multilevel gain-cell DRAMs, which are further aggravated by process parameter variations. A replica bit-line (BL) technique, previously proposed for SRAM, is adapted to speed up the multilevel read operation at a negligible area-increase. Moreover, the same replica column is used to improve the write access time. An 8-kb DRAM macro implemented in 90-nm CMOS technology shows that the replica column is able to successfully track die-to-die process, voltage, and temperature variations to generate control signals with optimum delay. Finally, Monte-Carlo simulations show that a small timing margin of 100 ps is sufficient to also cope with within-die process variations.</abstract><pub>IEEE</pub><doi>10.1109/NEWCAS.2012.6328960</doi><tpages>4</tpages><oa>free_for_read</oa></addata></record> |
fulltext | fulltext_linktorsrc |
identifier | ISBN: 1467308579 |
ispartof | 10th IEEE International NEWCAS Conference, 2012, p.77-80 |
issn | |
language | eng |
recordid | cdi_ieee_primary_6328960 |
source | IEEE Electronic Library (IEL) Conference Proceedings |
subjects | Arrays CMOS integrated circuits CMOS technology Delay Random access memory Tin |
title | Replica bit-line technique for embedded multilevel gain-cell DRAM |
url | https://sfx.bib-bvb.de/sfx_tum?ctx_ver=Z39.88-2004&ctx_enc=info:ofi/enc:UTF-8&ctx_tim=2025-02-01T07%3A14%3A24IST&url_ver=Z39.88-2004&url_ctx_fmt=infofi/fmt:kev:mtx:ctx&rfr_id=info:sid/primo.exlibrisgroup.com:primo3-Article-ieee_6IE&rft_val_fmt=info:ofi/fmt:kev:mtx:book&rft.genre=proceeding&rft.atitle=Replica%20bit-line%20technique%20for%20embedded%20multilevel%20gain-cell%20DRAM&rft.btitle=10th%20IEEE%20International%20NEWCAS%20Conference&rft.au=Khalid,%20M.%20U.&rft.date=2012-06&rft.spage=77&rft.epage=80&rft.pages=77-80&rft.isbn=1467308579&rft.isbn_list=9781467308571&rft_id=info:doi/10.1109/NEWCAS.2012.6328960&rft_dat=%3Cieee_6IE%3E6328960%3C/ieee_6IE%3E%3Curl%3E%3C/url%3E&rft.eisbn=9781467308595&rft.eisbn_list=1467308595&rft.eisbn_list=1467308587&rft.eisbn_list=9781467308588&disable_directlink=true&sfx.directlink=off&sfx.report_link=0&rft_id=info:oai/&rft_id=info:pmid/&rft_ieee_id=6328960&rfr_iscdi=true |