High speed with low power folding and interpolating ADC using two types of comparator in CMOS 0.18um technology

This paper describes the design of a 8-bit CMOS folding and interpolating Analog to Digital Converter (ADC) with high speed comparator. The objective of this paper is to design and identify the performance of the ADC with two types of comparator. Another objective of this paper is to minimize the po...

Ausführliche Beschreibung

Gespeichert in:
Bibliographische Detailangaben
Hauptverfasser: Ahmad, W. R. W., Hassan, S. L. M., Halim, I. S. A., Abdullah, N. E., Mazlan, I.
Format: Tagungsbericht
Sprache:eng
Schlagworte:
Online-Zugang:Volltext bestellen
Tags: Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
container_end_page 720
container_issue
container_start_page 715
container_title
container_volume
creator Ahmad, W. R. W.
Hassan, S. L. M.
Halim, I. S. A.
Abdullah, N. E.
Mazlan, I.
description This paper describes the design of a 8-bit CMOS folding and interpolating Analog to Digital Converter (ADC) with high speed comparator. The objective of this paper is to design and identify the performance of the ADC with two types of comparator. Another objective of this paper is to minimize the power consumption of the ADC circuit from a comparator. Flash ADC is one of the faster ways to convert any analog signal to a digital signal. It uses folding and interpolating techniques allow each comparator of the ADC to be reused several times over the full scale input range. In addition, interpolating technique can reduce the number of folding circuit required in a folding ADC hence further improve the performance of the ADC in term of capacitive loading and power consumption. Besides that, 70 percent speed of the ADC also depends on the comparator. If we use very fast and stable comparator, the ADC will be more fast and effectively to do the next applications. The simulation results indicate that the comparator design 1 achieved lower power operation rather than comparator design 2 with a minimum number of transistors used, 2GHz of input signal and 497.02mW of power consumption from a single 2V supply based to Gateway Silvaco EDA tools simulation result.
doi_str_mv 10.1109/SHUSER.2012.6268907
format Conference Proceeding
fullrecord <record><control><sourceid>ieee_6IE</sourceid><recordid>TN_cdi_ieee_primary_6268907</recordid><sourceformat>XML</sourceformat><sourcesystem>PC</sourcesystem><ieee_id>6268907</ieee_id><sourcerecordid>6268907</sourcerecordid><originalsourceid>FETCH-LOGICAL-i90t-e5d01b048a2f2c4b7da80b1320a7c329a2ed5a56ee67b399b934b5e9616ae60d3</originalsourceid><addsrcrecordid>eNpVUMtqwkAUndIWKtYvcDM_EHtnJpnHUlJbCxah2rVMkhudEjMhGQn5-0bqpndzHhwOh0vInMGCMTAvu_X3bvW14MD4QnKpDag7MjNKs1gqwQQDuP-nmXogEy6UjowG_URmXfcD440JlpgJ8Wt3PNGuQSxo78KJVr6nje-xpaWvClcfqa0L6uqAbeMrG67O8jWll-7KQu9pGBrsqC9p7s-NbW3w7Zin6ed2R8fZ-nKmAfNT7St_HJ7JY2mrDmc3nJL922qfrqPN9v0jXW4iZyBEmBTAMoi15SXP40wVVkPGBAercsGN5VgkNpGIUmXCmMyIOEvQSCYtSijElMz_ah0iHprWnW07HG4fE799ZV2f</addsrcrecordid><sourcetype>Publisher</sourcetype><iscdi>true</iscdi><recordtype>conference_proceeding</recordtype></control><display><type>conference_proceeding</type><title>High speed with low power folding and interpolating ADC using two types of comparator in CMOS 0.18um technology</title><source>IEEE Electronic Library (IEL) Conference Proceedings</source><creator>Ahmad, W. R. W. ; Hassan, S. L. M. ; Halim, I. S. A. ; Abdullah, N. E. ; Mazlan, I.</creator><creatorcontrib>Ahmad, W. R. W. ; Hassan, S. L. M. ; Halim, I. S. A. ; Abdullah, N. E. ; Mazlan, I.</creatorcontrib><description>This paper describes the design of a 8-bit CMOS folding and interpolating Analog to Digital Converter (ADC) with high speed comparator. The objective of this paper is to design and identify the performance of the ADC with two types of comparator. Another objective of this paper is to minimize the power consumption of the ADC circuit from a comparator. Flash ADC is one of the faster ways to convert any analog signal to a digital signal. It uses folding and interpolating techniques allow each comparator of the ADC to be reused several times over the full scale input range. In addition, interpolating technique can reduce the number of folding circuit required in a folding ADC hence further improve the performance of the ADC in term of capacitive loading and power consumption. Besides that, 70 percent speed of the ADC also depends on the comparator. If we use very fast and stable comparator, the ADC will be more fast and effectively to do the next applications. The simulation results indicate that the comparator design 1 achieved lower power operation rather than comparator design 2 with a minimum number of transistors used, 2GHz of input signal and 497.02mW of power consumption from a single 2V supply based to Gateway Silvaco EDA tools simulation result.</description><identifier>ISSN: 2378-9808</identifier><identifier>ISBN: 9781467313117</identifier><identifier>ISBN: 1467313114</identifier><identifier>EISBN: 9781467313100</identifier><identifier>EISBN: 1467313106</identifier><identifier>EISBN: 1467313092</identifier><identifier>EISBN: 9781467313094</identifier><identifier>DOI: 10.1109/SHUSER.2012.6268907</identifier><language>eng</language><publisher>IEEE</publisher><subject>comparator ; Flash ADC ; folding and interpolating</subject><ispartof>2012 IEEE Symposium on Humanities, Science and Engineering Research, 2012, p.715-720</ispartof><woscitedreferencessubscribed>false</woscitedreferencessubscribed></display><links><openurl>$$Topenurl_article</openurl><openurlfulltext>$$Topenurlfull_article</openurlfulltext><thumbnail>$$Tsyndetics_thumb_exl</thumbnail><linktohtml>$$Uhttps://ieeexplore.ieee.org/document/6268907$$EHTML$$P50$$Gieee$$H</linktohtml><link.rule.ids>309,310,776,780,785,786,2052,27902,54895</link.rule.ids><linktorsrc>$$Uhttps://ieeexplore.ieee.org/document/6268907$$EView_record_in_IEEE$$FView_record_in_$$GIEEE</linktorsrc></links><search><creatorcontrib>Ahmad, W. R. W.</creatorcontrib><creatorcontrib>Hassan, S. L. M.</creatorcontrib><creatorcontrib>Halim, I. S. A.</creatorcontrib><creatorcontrib>Abdullah, N. E.</creatorcontrib><creatorcontrib>Mazlan, I.</creatorcontrib><title>High speed with low power folding and interpolating ADC using two types of comparator in CMOS 0.18um technology</title><title>2012 IEEE Symposium on Humanities, Science and Engineering Research</title><addtitle>SHUSER</addtitle><description>This paper describes the design of a 8-bit CMOS folding and interpolating Analog to Digital Converter (ADC) with high speed comparator. The objective of this paper is to design and identify the performance of the ADC with two types of comparator. Another objective of this paper is to minimize the power consumption of the ADC circuit from a comparator. Flash ADC is one of the faster ways to convert any analog signal to a digital signal. It uses folding and interpolating techniques allow each comparator of the ADC to be reused several times over the full scale input range. In addition, interpolating technique can reduce the number of folding circuit required in a folding ADC hence further improve the performance of the ADC in term of capacitive loading and power consumption. Besides that, 70 percent speed of the ADC also depends on the comparator. If we use very fast and stable comparator, the ADC will be more fast and effectively to do the next applications. The simulation results indicate that the comparator design 1 achieved lower power operation rather than comparator design 2 with a minimum number of transistors used, 2GHz of input signal and 497.02mW of power consumption from a single 2V supply based to Gateway Silvaco EDA tools simulation result.</description><subject>comparator</subject><subject>Flash ADC</subject><subject>folding and interpolating</subject><issn>2378-9808</issn><isbn>9781467313117</isbn><isbn>1467313114</isbn><isbn>9781467313100</isbn><isbn>1467313106</isbn><isbn>1467313092</isbn><isbn>9781467313094</isbn><fulltext>true</fulltext><rsrctype>conference_proceeding</rsrctype><creationdate>2012</creationdate><recordtype>conference_proceeding</recordtype><sourceid>6IE</sourceid><sourceid>RIE</sourceid><recordid>eNpVUMtqwkAUndIWKtYvcDM_EHtnJpnHUlJbCxah2rVMkhudEjMhGQn5-0bqpndzHhwOh0vInMGCMTAvu_X3bvW14MD4QnKpDag7MjNKs1gqwQQDuP-nmXogEy6UjowG_URmXfcD440JlpgJ8Wt3PNGuQSxo78KJVr6nje-xpaWvClcfqa0L6uqAbeMrG67O8jWll-7KQu9pGBrsqC9p7s-NbW3w7Zin6ed2R8fZ-nKmAfNT7St_HJ7JY2mrDmc3nJL922qfrqPN9v0jXW4iZyBEmBTAMoi15SXP40wVVkPGBAercsGN5VgkNpGIUmXCmMyIOEvQSCYtSijElMz_ah0iHprWnW07HG4fE799ZV2f</recordid><startdate>201206</startdate><enddate>201206</enddate><creator>Ahmad, W. R. W.</creator><creator>Hassan, S. L. M.</creator><creator>Halim, I. S. A.</creator><creator>Abdullah, N. E.</creator><creator>Mazlan, I.</creator><general>IEEE</general><scope>6IE</scope><scope>6IL</scope><scope>CBEJK</scope><scope>RIE</scope><scope>RIL</scope></search><sort><creationdate>201206</creationdate><title>High speed with low power folding and interpolating ADC using two types of comparator in CMOS 0.18um technology</title><author>Ahmad, W. R. W. ; Hassan, S. L. M. ; Halim, I. S. A. ; Abdullah, N. E. ; Mazlan, I.</author></sort><facets><frbrtype>5</frbrtype><frbrgroupid>cdi_FETCH-LOGICAL-i90t-e5d01b048a2f2c4b7da80b1320a7c329a2ed5a56ee67b399b934b5e9616ae60d3</frbrgroupid><rsrctype>conference_proceedings</rsrctype><prefilter>conference_proceedings</prefilter><language>eng</language><creationdate>2012</creationdate><topic>comparator</topic><topic>Flash ADC</topic><topic>folding and interpolating</topic><toplevel>online_resources</toplevel><creatorcontrib>Ahmad, W. R. W.</creatorcontrib><creatorcontrib>Hassan, S. L. M.</creatorcontrib><creatorcontrib>Halim, I. S. A.</creatorcontrib><creatorcontrib>Abdullah, N. E.</creatorcontrib><creatorcontrib>Mazlan, I.</creatorcontrib><collection>IEEE Electronic Library (IEL) Conference Proceedings</collection><collection>IEEE Proceedings Order Plan All Online (POP All Online) 1998-present by volume</collection><collection>IEEE Xplore All Conference Proceedings</collection><collection>IEEE Electronic Library (IEL)</collection><collection>IEEE Proceedings Order Plans (POP All) 1998-Present</collection></facets><delivery><delcategory>Remote Search Resource</delcategory><fulltext>fulltext_linktorsrc</fulltext></delivery><addata><au>Ahmad, W. R. W.</au><au>Hassan, S. L. M.</au><au>Halim, I. S. A.</au><au>Abdullah, N. E.</au><au>Mazlan, I.</au><format>book</format><genre>proceeding</genre><ristype>CONF</ristype><atitle>High speed with low power folding and interpolating ADC using two types of comparator in CMOS 0.18um technology</atitle><btitle>2012 IEEE Symposium on Humanities, Science and Engineering Research</btitle><stitle>SHUSER</stitle><date>2012-06</date><risdate>2012</risdate><spage>715</spage><epage>720</epage><pages>715-720</pages><issn>2378-9808</issn><isbn>9781467313117</isbn><isbn>1467313114</isbn><eisbn>9781467313100</eisbn><eisbn>1467313106</eisbn><eisbn>1467313092</eisbn><eisbn>9781467313094</eisbn><abstract>This paper describes the design of a 8-bit CMOS folding and interpolating Analog to Digital Converter (ADC) with high speed comparator. The objective of this paper is to design and identify the performance of the ADC with two types of comparator. Another objective of this paper is to minimize the power consumption of the ADC circuit from a comparator. Flash ADC is one of the faster ways to convert any analog signal to a digital signal. It uses folding and interpolating techniques allow each comparator of the ADC to be reused several times over the full scale input range. In addition, interpolating technique can reduce the number of folding circuit required in a folding ADC hence further improve the performance of the ADC in term of capacitive loading and power consumption. Besides that, 70 percent speed of the ADC also depends on the comparator. If we use very fast and stable comparator, the ADC will be more fast and effectively to do the next applications. The simulation results indicate that the comparator design 1 achieved lower power operation rather than comparator design 2 with a minimum number of transistors used, 2GHz of input signal and 497.02mW of power consumption from a single 2V supply based to Gateway Silvaco EDA tools simulation result.</abstract><pub>IEEE</pub><doi>10.1109/SHUSER.2012.6268907</doi><tpages>6</tpages></addata></record>
fulltext fulltext_linktorsrc
identifier ISSN: 2378-9808
ispartof 2012 IEEE Symposium on Humanities, Science and Engineering Research, 2012, p.715-720
issn 2378-9808
language eng
recordid cdi_ieee_primary_6268907
source IEEE Electronic Library (IEL) Conference Proceedings
subjects comparator
Flash ADC
folding and interpolating
title High speed with low power folding and interpolating ADC using two types of comparator in CMOS 0.18um technology
url https://sfx.bib-bvb.de/sfx_tum?ctx_ver=Z39.88-2004&ctx_enc=info:ofi/enc:UTF-8&ctx_tim=2025-02-09T17%3A49%3A06IST&url_ver=Z39.88-2004&url_ctx_fmt=infofi/fmt:kev:mtx:ctx&rfr_id=info:sid/primo.exlibrisgroup.com:primo3-Article-ieee_6IE&rft_val_fmt=info:ofi/fmt:kev:mtx:book&rft.genre=proceeding&rft.atitle=High%20speed%20with%20low%20power%20folding%20and%20interpolating%20ADC%20using%20two%20types%20of%20comparator%20in%20CMOS%200.18um%20technology&rft.btitle=2012%20IEEE%20Symposium%20on%20Humanities,%20Science%20and%20Engineering%20Research&rft.au=Ahmad,%20W.%20R.%20W.&rft.date=2012-06&rft.spage=715&rft.epage=720&rft.pages=715-720&rft.issn=2378-9808&rft.isbn=9781467313117&rft.isbn_list=1467313114&rft_id=info:doi/10.1109/SHUSER.2012.6268907&rft_dat=%3Cieee_6IE%3E6268907%3C/ieee_6IE%3E%3Curl%3E%3C/url%3E&rft.eisbn=9781467313100&rft.eisbn_list=1467313106&rft.eisbn_list=1467313092&rft.eisbn_list=9781467313094&disable_directlink=true&sfx.directlink=off&sfx.report_link=0&rft_id=info:oai/&rft_id=info:pmid/&rft_ieee_id=6268907&rfr_iscdi=true