TSV technology for 2.5D IC solution
TSV (Through Silicon Via) is the key enabling technology for 2.5D & 3D IC packaging solution. As the 2.5D interposer design pushing towards smaller & shorter via due to I/O density and electrical performance, the warpage of thinner interposer is therefore much more challenging in thin wafer...
Gespeichert in:
Hauptverfasser: | , , , , , , |
---|---|
Format: | Tagungsbericht |
Sprache: | eng |
Schlagworte: | |
Online-Zugang: | Volltext bestellen |
Tags: |
Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
|
container_end_page | 288 |
---|---|
container_issue | |
container_start_page | 284 |
container_title | |
container_volume | |
creator | Meng-Jen Wang Chang-Ying Hung Chin-Li Kao Pao-Nan Lee Chi-Han Chen Chih-Pin Hung Ho-Ming Tong |
description | TSV (Through Silicon Via) is the key enabling technology for 2.5D & 3D IC packaging solution. As the 2.5D interposer design pushing towards smaller & shorter via due to I/O density and electrical performance, the warpage of thinner interposer is therefore much more challenging in thin wafer handling and assembly process. In this presentation, a TSV structure is introduced with fabricated interposer prototype, and could be assembled together with single-die/multi-chip on a substrate. The demonstrated interposer assembled in FCBGA (Flip Chip Ball Grid Array) has covered features such as low temperature fabrication process, low warpage, and low leakage with minimized TSV parasitic parameters. Electrical and stress characterizations, current density characterization up to 1100mA and Shadow Moiré are performed and compared with simulation models for correlation study. Known-Good TSV and Si interposer are also reviewed and discussed in this presentation. Full validated reliability test, both die and package level, in conjunction with board level drop test, are presented to verify interposer fabrication, assembly process optimization, and interconnection stability. |
doi_str_mv | 10.1109/ECTC.2012.6248842 |
format | Conference Proceeding |
fullrecord | <record><control><sourceid>ieee_6IE</sourceid><recordid>TN_cdi_ieee_primary_6248842</recordid><sourceformat>XML</sourceformat><sourcesystem>PC</sourcesystem><ieee_id>6248842</ieee_id><sourcerecordid>6248842</sourcerecordid><originalsourceid>FETCH-LOGICAL-i175t-a3aa0eebd93f5f89540ff700edcea014f7f7e73374ec2592090187d88db8accc3</originalsourceid><addsrcrecordid>eNo1j01PwzAQRM2XRCn5AYhLJM4Ja6_ttY8oFKhUiQOBa-U6awgKDUrCof-eSpS5zOGNnjRCXEkopQR_u6jqqlQgVWmVdk6rI3EhtSWU3mo8FjOFRIUhZU9E5sn9M-tPxQyM9YUxgOciG8dP2Ge_kGhn4qZ-ecsnjh_bvuvfd3nqh1yV5j5fVvnYdz9T228vxVkK3cjZoefi9WFRV0_F6vlxWd2tilaSmYqAIQDzpvGYTHLeaEiJALiJHEDqRImYEElzVMYr8CAdNc41GxdijDgX13_elpnX30P7FYbd-vAXfwGsJ0K6</addsrcrecordid><sourcetype>Publisher</sourcetype><iscdi>true</iscdi><recordtype>conference_proceeding</recordtype></control><display><type>conference_proceeding</type><title>TSV technology for 2.5D IC solution</title><source>IEEE Electronic Library (IEL) Conference Proceedings</source><creator>Meng-Jen Wang ; Chang-Ying Hung ; Chin-Li Kao ; Pao-Nan Lee ; Chi-Han Chen ; Chih-Pin Hung ; Ho-Ming Tong</creator><creatorcontrib>Meng-Jen Wang ; Chang-Ying Hung ; Chin-Li Kao ; Pao-Nan Lee ; Chi-Han Chen ; Chih-Pin Hung ; Ho-Ming Tong</creatorcontrib><description>TSV (Through Silicon Via) is the key enabling technology for 2.5D & 3D IC packaging solution. As the 2.5D interposer design pushing towards smaller & shorter via due to I/O density and electrical performance, the warpage of thinner interposer is therefore much more challenging in thin wafer handling and assembly process. In this presentation, a TSV structure is introduced with fabricated interposer prototype, and could be assembled together with single-die/multi-chip on a substrate. The demonstrated interposer assembled in FCBGA (Flip Chip Ball Grid Array) has covered features such as low temperature fabrication process, low warpage, and low leakage with minimized TSV parasitic parameters. Electrical and stress characterizations, current density characterization up to 1100mA and Shadow Moiré are performed and compared with simulation models for correlation study. Known-Good TSV and Si interposer are also reviewed and discussed in this presentation. Full validated reliability test, both die and package level, in conjunction with board level drop test, are presented to verify interposer fabrication, assembly process optimization, and interconnection stability.</description><identifier>ISSN: 0569-5503</identifier><identifier>ISBN: 9781467319669</identifier><identifier>ISBN: 146731966X</identifier><identifier>EISSN: 2377-5726</identifier><identifier>EISBN: 1467319643</identifier><identifier>EISBN: 9781467319652</identifier><identifier>EISBN: 1467319651</identifier><identifier>EISBN: 9781467319645</identifier><identifier>DOI: 10.1109/ECTC.2012.6248842</identifier><language>eng</language><publisher>IEEE</publisher><subject>Assembly ; Polymers ; Reliability ; Silicon ; Substrates ; Through-silicon vias</subject><ispartof>2012 IEEE 62nd Electronic Components and Technology Conference, 2012, p.284-288</ispartof><woscitedreferencessubscribed>false</woscitedreferencessubscribed></display><links><openurl>$$Topenurl_article</openurl><openurlfulltext>$$Topenurlfull_article</openurlfulltext><thumbnail>$$Tsyndetics_thumb_exl</thumbnail><linktohtml>$$Uhttps://ieeexplore.ieee.org/document/6248842$$EHTML$$P50$$Gieee$$H</linktohtml><link.rule.ids>309,310,780,784,789,790,2058,27925,54920</link.rule.ids><linktorsrc>$$Uhttps://ieeexplore.ieee.org/document/6248842$$EView_record_in_IEEE$$FView_record_in_$$GIEEE</linktorsrc></links><search><creatorcontrib>Meng-Jen Wang</creatorcontrib><creatorcontrib>Chang-Ying Hung</creatorcontrib><creatorcontrib>Chin-Li Kao</creatorcontrib><creatorcontrib>Pao-Nan Lee</creatorcontrib><creatorcontrib>Chi-Han Chen</creatorcontrib><creatorcontrib>Chih-Pin Hung</creatorcontrib><creatorcontrib>Ho-Ming Tong</creatorcontrib><title>TSV technology for 2.5D IC solution</title><title>2012 IEEE 62nd Electronic Components and Technology Conference</title><addtitle>ECTC</addtitle><description>TSV (Through Silicon Via) is the key enabling technology for 2.5D & 3D IC packaging solution. As the 2.5D interposer design pushing towards smaller & shorter via due to I/O density and electrical performance, the warpage of thinner interposer is therefore much more challenging in thin wafer handling and assembly process. In this presentation, a TSV structure is introduced with fabricated interposer prototype, and could be assembled together with single-die/multi-chip on a substrate. The demonstrated interposer assembled in FCBGA (Flip Chip Ball Grid Array) has covered features such as low temperature fabrication process, low warpage, and low leakage with minimized TSV parasitic parameters. Electrical and stress characterizations, current density characterization up to 1100mA and Shadow Moiré are performed and compared with simulation models for correlation study. Known-Good TSV and Si interposer are also reviewed and discussed in this presentation. Full validated reliability test, both die and package level, in conjunction with board level drop test, are presented to verify interposer fabrication, assembly process optimization, and interconnection stability.</description><subject>Assembly</subject><subject>Polymers</subject><subject>Reliability</subject><subject>Silicon</subject><subject>Substrates</subject><subject>Through-silicon vias</subject><issn>0569-5503</issn><issn>2377-5726</issn><isbn>9781467319669</isbn><isbn>146731966X</isbn><isbn>1467319643</isbn><isbn>9781467319652</isbn><isbn>1467319651</isbn><isbn>9781467319645</isbn><fulltext>true</fulltext><rsrctype>conference_proceeding</rsrctype><creationdate>2012</creationdate><recordtype>conference_proceeding</recordtype><sourceid>6IE</sourceid><sourceid>RIE</sourceid><recordid>eNo1j01PwzAQRM2XRCn5AYhLJM4Ja6_ttY8oFKhUiQOBa-U6awgKDUrCof-eSpS5zOGNnjRCXEkopQR_u6jqqlQgVWmVdk6rI3EhtSWU3mo8FjOFRIUhZU9E5sn9M-tPxQyM9YUxgOciG8dP2Ge_kGhn4qZ-ecsnjh_bvuvfd3nqh1yV5j5fVvnYdz9T228vxVkK3cjZoefi9WFRV0_F6vlxWd2tilaSmYqAIQDzpvGYTHLeaEiJALiJHEDqRImYEElzVMYr8CAdNc41GxdijDgX13_elpnX30P7FYbd-vAXfwGsJ0K6</recordid><startdate>201205</startdate><enddate>201205</enddate><creator>Meng-Jen Wang</creator><creator>Chang-Ying Hung</creator><creator>Chin-Li Kao</creator><creator>Pao-Nan Lee</creator><creator>Chi-Han Chen</creator><creator>Chih-Pin Hung</creator><creator>Ho-Ming Tong</creator><general>IEEE</general><scope>6IE</scope><scope>6IH</scope><scope>CBEJK</scope><scope>RIE</scope><scope>RIO</scope></search><sort><creationdate>201205</creationdate><title>TSV technology for 2.5D IC solution</title><author>Meng-Jen Wang ; Chang-Ying Hung ; Chin-Li Kao ; Pao-Nan Lee ; Chi-Han Chen ; Chih-Pin Hung ; Ho-Ming Tong</author></sort><facets><frbrtype>5</frbrtype><frbrgroupid>cdi_FETCH-LOGICAL-i175t-a3aa0eebd93f5f89540ff700edcea014f7f7e73374ec2592090187d88db8accc3</frbrgroupid><rsrctype>conference_proceedings</rsrctype><prefilter>conference_proceedings</prefilter><language>eng</language><creationdate>2012</creationdate><topic>Assembly</topic><topic>Polymers</topic><topic>Reliability</topic><topic>Silicon</topic><topic>Substrates</topic><topic>Through-silicon vias</topic><toplevel>online_resources</toplevel><creatorcontrib>Meng-Jen Wang</creatorcontrib><creatorcontrib>Chang-Ying Hung</creatorcontrib><creatorcontrib>Chin-Li Kao</creatorcontrib><creatorcontrib>Pao-Nan Lee</creatorcontrib><creatorcontrib>Chi-Han Chen</creatorcontrib><creatorcontrib>Chih-Pin Hung</creatorcontrib><creatorcontrib>Ho-Ming Tong</creatorcontrib><collection>IEEE Electronic Library (IEL) Conference Proceedings</collection><collection>IEEE Proceedings Order Plan (POP) 1998-present by volume</collection><collection>IEEE Xplore All Conference Proceedings</collection><collection>IEEE Electronic Library (IEL)</collection><collection>IEEE Proceedings Order Plans (POP) 1998-present</collection></facets><delivery><delcategory>Remote Search Resource</delcategory><fulltext>fulltext_linktorsrc</fulltext></delivery><addata><au>Meng-Jen Wang</au><au>Chang-Ying Hung</au><au>Chin-Li Kao</au><au>Pao-Nan Lee</au><au>Chi-Han Chen</au><au>Chih-Pin Hung</au><au>Ho-Ming Tong</au><format>book</format><genre>proceeding</genre><ristype>CONF</ristype><atitle>TSV technology for 2.5D IC solution</atitle><btitle>2012 IEEE 62nd Electronic Components and Technology Conference</btitle><stitle>ECTC</stitle><date>2012-05</date><risdate>2012</risdate><spage>284</spage><epage>288</epage><pages>284-288</pages><issn>0569-5503</issn><eissn>2377-5726</eissn><isbn>9781467319669</isbn><isbn>146731966X</isbn><eisbn>1467319643</eisbn><eisbn>9781467319652</eisbn><eisbn>1467319651</eisbn><eisbn>9781467319645</eisbn><abstract>TSV (Through Silicon Via) is the key enabling technology for 2.5D & 3D IC packaging solution. As the 2.5D interposer design pushing towards smaller & shorter via due to I/O density and electrical performance, the warpage of thinner interposer is therefore much more challenging in thin wafer handling and assembly process. In this presentation, a TSV structure is introduced with fabricated interposer prototype, and could be assembled together with single-die/multi-chip on a substrate. The demonstrated interposer assembled in FCBGA (Flip Chip Ball Grid Array) has covered features such as low temperature fabrication process, low warpage, and low leakage with minimized TSV parasitic parameters. Electrical and stress characterizations, current density characterization up to 1100mA and Shadow Moiré are performed and compared with simulation models for correlation study. Known-Good TSV and Si interposer are also reviewed and discussed in this presentation. Full validated reliability test, both die and package level, in conjunction with board level drop test, are presented to verify interposer fabrication, assembly process optimization, and interconnection stability.</abstract><pub>IEEE</pub><doi>10.1109/ECTC.2012.6248842</doi><tpages>5</tpages></addata></record> |
fulltext | fulltext_linktorsrc |
identifier | ISSN: 0569-5503 |
ispartof | 2012 IEEE 62nd Electronic Components and Technology Conference, 2012, p.284-288 |
issn | 0569-5503 2377-5726 |
language | eng |
recordid | cdi_ieee_primary_6248842 |
source | IEEE Electronic Library (IEL) Conference Proceedings |
subjects | Assembly Polymers Reliability Silicon Substrates Through-silicon vias |
title | TSV technology for 2.5D IC solution |
url | https://sfx.bib-bvb.de/sfx_tum?ctx_ver=Z39.88-2004&ctx_enc=info:ofi/enc:UTF-8&ctx_tim=2025-01-07T01%3A40%3A07IST&url_ver=Z39.88-2004&url_ctx_fmt=infofi/fmt:kev:mtx:ctx&rfr_id=info:sid/primo.exlibrisgroup.com:primo3-Article-ieee_6IE&rft_val_fmt=info:ofi/fmt:kev:mtx:book&rft.genre=proceeding&rft.atitle=TSV%20technology%20for%202.5D%20IC%20solution&rft.btitle=2012%20IEEE%2062nd%20Electronic%20Components%20and%20Technology%20Conference&rft.au=Meng-Jen%20Wang&rft.date=2012-05&rft.spage=284&rft.epage=288&rft.pages=284-288&rft.issn=0569-5503&rft.eissn=2377-5726&rft.isbn=9781467319669&rft.isbn_list=146731966X&rft_id=info:doi/10.1109/ECTC.2012.6248842&rft_dat=%3Cieee_6IE%3E6248842%3C/ieee_6IE%3E%3Curl%3E%3C/url%3E&rft.eisbn=1467319643&rft.eisbn_list=9781467319652&rft.eisbn_list=1467319651&rft.eisbn_list=9781467319645&disable_directlink=true&sfx.directlink=off&sfx.report_link=0&rft_id=info:oai/&rft_id=info:pmid/&rft_ieee_id=6248842&rfr_iscdi=true |