Exploiting New Interconnect Technologies in On-Chip Communication

The continuing scaling of transistors has increased the number of cores available in current processors, and the number of cores is expected to continue to increase. In such many core processors, the communication between cores with the on-chip interconnect is becoming a challenge as it not only mus...

Ausführliche Beschreibung

Gespeichert in:
Bibliographische Detailangaben
Veröffentlicht in:IEEE journal on emerging and selected topics in circuits and systems 2012-06, Vol.2 (2), p.124-136
Hauptverfasser: Kim, J., Kiyoung Choi, Loh, G.
Format: Artikel
Sprache:eng
Schlagworte:
Online-Zugang:Volltext bestellen
Tags: Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
container_end_page 136
container_issue 2
container_start_page 124
container_title IEEE journal on emerging and selected topics in circuits and systems
container_volume 2
creator Kim, J.
Kiyoung Choi
Loh, G.
description The continuing scaling of transistors has increased the number of cores available in current processors, and the number of cores is expected to continue to increase. In such many core processors, the communication between cores with the on-chip interconnect is becoming a challenge as it not only must provide low latency and high bandwidth but also needs to be cost-effective in terms of power consumption. The communication challenge is not only within a single chip but providing high bandwidth to the increasing number of cores from off-chip memory is also a challenge. The conventional metal interconnect is limited, especially for global communication, and can not scale efficiently. In this paper, we investigate alternative interconnect technologies that can be exploited to address the communication challenges in future many core processor. We provide an overview of the different technologies that are available and then, investigate how these interconnect technologies impact the architecture of the on-chip communication and the system design.
doi_str_mv 10.1109/JETCAS.2012.2201031
format Article
fullrecord <record><control><sourceid>crossref_RIE</sourceid><recordid>TN_cdi_ieee_primary_6212473</recordid><sourceformat>XML</sourceformat><sourcesystem>PC</sourcesystem><ieee_id>6212473</ieee_id><sourcerecordid>10_1109_JETCAS_2012_2201031</sourcerecordid><originalsourceid>FETCH-LOGICAL-c269t-5aed33d10bad186e12939ec590b668d1fbfad2af7da410986618986d9edafa233</originalsourceid><addsrcrecordid>eNo9kMFugzAMhqNpk1Z1fYJeeAFYnEAgR4S6rVW1HtadUUhMmwkSBEzb3n5UVPXhty-fZX-ErIFGAFQ-7zbHIv-IGAUWsSkphzuyYJCIkHOR3N_mJH0kq2H4olMlAkQcL0i--e0ab0frTsE7_gRbN2KvvXOox-CI-ux8408Wh8C64ODC4my7oPBt--2sVqP17ok81KoZcHXtS_L5Ml30Fu4Pr9si34eaCTmGiULDuQFaKQOZQGCSS9SJpJUQmYG6qpVhqk6NiqevMiEgm9JINKpWjPMl4fNe3fth6LEuu962qv8rgZYXEeUsoryIKK8iJmo9UxYRb4RgwOKU838nWFpa</addsrcrecordid><sourcetype>Aggregation Database</sourcetype><iscdi>true</iscdi><recordtype>article</recordtype></control><display><type>article</type><title>Exploiting New Interconnect Technologies in On-Chip Communication</title><source>IEEE Electronic Library (IEL)</source><creator>Kim, J. ; Kiyoung Choi ; Loh, G.</creator><creatorcontrib>Kim, J. ; Kiyoung Choi ; Loh, G.</creatorcontrib><description>The continuing scaling of transistors has increased the number of cores available in current processors, and the number of cores is expected to continue to increase. In such many core processors, the communication between cores with the on-chip interconnect is becoming a challenge as it not only must provide low latency and high bandwidth but also needs to be cost-effective in terms of power consumption. The communication challenge is not only within a single chip but providing high bandwidth to the increasing number of cores from off-chip memory is also a challenge. The conventional metal interconnect is limited, especially for global communication, and can not scale efficiently. In this paper, we investigate alternative interconnect technologies that can be exploited to address the communication challenges in future many core processor. We provide an overview of the different technologies that are available and then, investigate how these interconnect technologies impact the architecture of the on-chip communication and the system design.</description><identifier>ISSN: 2156-3357</identifier><identifier>EISSN: 2156-3365</identifier><identifier>DOI: 10.1109/JETCAS.2012.2201031</identifier><identifier>CODEN: IJESLY</identifier><language>eng</language><publisher>IEEE</publisher><subject>Bandwidth ; Integrated circuit interconnections ; multiprocessor interconnection ; Optical waveguides ; parallel architectures ; System-on-a-chip ; Three dimensional displays ; Topology ; Wires</subject><ispartof>IEEE journal on emerging and selected topics in circuits and systems, 2012-06, Vol.2 (2), p.124-136</ispartof><lds50>peer_reviewed</lds50><woscitedreferencessubscribed>false</woscitedreferencessubscribed><citedby>FETCH-LOGICAL-c269t-5aed33d10bad186e12939ec590b668d1fbfad2af7da410986618986d9edafa233</citedby><cites>FETCH-LOGICAL-c269t-5aed33d10bad186e12939ec590b668d1fbfad2af7da410986618986d9edafa233</cites></display><links><openurl>$$Topenurl_article</openurl><openurlfulltext>$$Topenurlfull_article</openurlfulltext><thumbnail>$$Tsyndetics_thumb_exl</thumbnail><linktohtml>$$Uhttps://ieeexplore.ieee.org/document/6212473$$EHTML$$P50$$Gieee$$H</linktohtml><link.rule.ids>314,776,780,792,27903,27904,54736</link.rule.ids><linktorsrc>$$Uhttps://ieeexplore.ieee.org/document/6212473$$EView_record_in_IEEE$$FView_record_in_$$GIEEE</linktorsrc></links><search><creatorcontrib>Kim, J.</creatorcontrib><creatorcontrib>Kiyoung Choi</creatorcontrib><creatorcontrib>Loh, G.</creatorcontrib><title>Exploiting New Interconnect Technologies in On-Chip Communication</title><title>IEEE journal on emerging and selected topics in circuits and systems</title><addtitle>JETCAS</addtitle><description>The continuing scaling of transistors has increased the number of cores available in current processors, and the number of cores is expected to continue to increase. In such many core processors, the communication between cores with the on-chip interconnect is becoming a challenge as it not only must provide low latency and high bandwidth but also needs to be cost-effective in terms of power consumption. The communication challenge is not only within a single chip but providing high bandwidth to the increasing number of cores from off-chip memory is also a challenge. The conventional metal interconnect is limited, especially for global communication, and can not scale efficiently. In this paper, we investigate alternative interconnect technologies that can be exploited to address the communication challenges in future many core processor. We provide an overview of the different technologies that are available and then, investigate how these interconnect technologies impact the architecture of the on-chip communication and the system design.</description><subject>Bandwidth</subject><subject>Integrated circuit interconnections</subject><subject>multiprocessor interconnection</subject><subject>Optical waveguides</subject><subject>parallel architectures</subject><subject>System-on-a-chip</subject><subject>Three dimensional displays</subject><subject>Topology</subject><subject>Wires</subject><issn>2156-3357</issn><issn>2156-3365</issn><fulltext>true</fulltext><rsrctype>article</rsrctype><creationdate>2012</creationdate><recordtype>article</recordtype><sourceid>RIE</sourceid><recordid>eNo9kMFugzAMhqNpk1Z1fYJeeAFYnEAgR4S6rVW1HtadUUhMmwkSBEzb3n5UVPXhty-fZX-ErIFGAFQ-7zbHIv-IGAUWsSkphzuyYJCIkHOR3N_mJH0kq2H4olMlAkQcL0i--e0ab0frTsE7_gRbN2KvvXOox-CI-ux8408Wh8C64ODC4my7oPBt--2sVqP17ok81KoZcHXtS_L5Ml30Fu4Pr9si34eaCTmGiULDuQFaKQOZQGCSS9SJpJUQmYG6qpVhqk6NiqevMiEgm9JINKpWjPMl4fNe3fth6LEuu962qv8rgZYXEeUsoryIKK8iJmo9UxYRb4RgwOKU838nWFpa</recordid><startdate>20120601</startdate><enddate>20120601</enddate><creator>Kim, J.</creator><creator>Kiyoung Choi</creator><creator>Loh, G.</creator><general>IEEE</general><scope>97E</scope><scope>RIA</scope><scope>RIE</scope><scope>AAYXX</scope><scope>CITATION</scope></search><sort><creationdate>20120601</creationdate><title>Exploiting New Interconnect Technologies in On-Chip Communication</title><author>Kim, J. ; Kiyoung Choi ; Loh, G.</author></sort><facets><frbrtype>5</frbrtype><frbrgroupid>cdi_FETCH-LOGICAL-c269t-5aed33d10bad186e12939ec590b668d1fbfad2af7da410986618986d9edafa233</frbrgroupid><rsrctype>articles</rsrctype><prefilter>articles</prefilter><language>eng</language><creationdate>2012</creationdate><topic>Bandwidth</topic><topic>Integrated circuit interconnections</topic><topic>multiprocessor interconnection</topic><topic>Optical waveguides</topic><topic>parallel architectures</topic><topic>System-on-a-chip</topic><topic>Three dimensional displays</topic><topic>Topology</topic><topic>Wires</topic><toplevel>peer_reviewed</toplevel><toplevel>online_resources</toplevel><creatorcontrib>Kim, J.</creatorcontrib><creatorcontrib>Kiyoung Choi</creatorcontrib><creatorcontrib>Loh, G.</creatorcontrib><collection>IEEE All-Society Periodicals Package (ASPP) 2005-present</collection><collection>IEEE All-Society Periodicals Package (ASPP) 1998-Present</collection><collection>IEEE Electronic Library (IEL)</collection><collection>CrossRef</collection><jtitle>IEEE journal on emerging and selected topics in circuits and systems</jtitle></facets><delivery><delcategory>Remote Search Resource</delcategory><fulltext>fulltext_linktorsrc</fulltext></delivery><addata><au>Kim, J.</au><au>Kiyoung Choi</au><au>Loh, G.</au><format>journal</format><genre>article</genre><ristype>JOUR</ristype><atitle>Exploiting New Interconnect Technologies in On-Chip Communication</atitle><jtitle>IEEE journal on emerging and selected topics in circuits and systems</jtitle><stitle>JETCAS</stitle><date>2012-06-01</date><risdate>2012</risdate><volume>2</volume><issue>2</issue><spage>124</spage><epage>136</epage><pages>124-136</pages><issn>2156-3357</issn><eissn>2156-3365</eissn><coden>IJESLY</coden><abstract>The continuing scaling of transistors has increased the number of cores available in current processors, and the number of cores is expected to continue to increase. In such many core processors, the communication between cores with the on-chip interconnect is becoming a challenge as it not only must provide low latency and high bandwidth but also needs to be cost-effective in terms of power consumption. The communication challenge is not only within a single chip but providing high bandwidth to the increasing number of cores from off-chip memory is also a challenge. The conventional metal interconnect is limited, especially for global communication, and can not scale efficiently. In this paper, we investigate alternative interconnect technologies that can be exploited to address the communication challenges in future many core processor. We provide an overview of the different technologies that are available and then, investigate how these interconnect technologies impact the architecture of the on-chip communication and the system design.</abstract><pub>IEEE</pub><doi>10.1109/JETCAS.2012.2201031</doi><tpages>13</tpages></addata></record>
fulltext fulltext_linktorsrc
identifier ISSN: 2156-3357
ispartof IEEE journal on emerging and selected topics in circuits and systems, 2012-06, Vol.2 (2), p.124-136
issn 2156-3357
2156-3365
language eng
recordid cdi_ieee_primary_6212473
source IEEE Electronic Library (IEL)
subjects Bandwidth
Integrated circuit interconnections
multiprocessor interconnection
Optical waveguides
parallel architectures
System-on-a-chip
Three dimensional displays
Topology
Wires
title Exploiting New Interconnect Technologies in On-Chip Communication
url https://sfx.bib-bvb.de/sfx_tum?ctx_ver=Z39.88-2004&ctx_enc=info:ofi/enc:UTF-8&ctx_tim=2025-01-23T18%3A27%3A25IST&url_ver=Z39.88-2004&url_ctx_fmt=infofi/fmt:kev:mtx:ctx&rfr_id=info:sid/primo.exlibrisgroup.com:primo3-Article-crossref_RIE&rft_val_fmt=info:ofi/fmt:kev:mtx:journal&rft.genre=article&rft.atitle=Exploiting%20New%20Interconnect%20Technologies%20in%20On-Chip%20Communication&rft.jtitle=IEEE%20journal%20on%20emerging%20and%20selected%20topics%20in%20circuits%20and%20systems&rft.au=Kim,%20J.&rft.date=2012-06-01&rft.volume=2&rft.issue=2&rft.spage=124&rft.epage=136&rft.pages=124-136&rft.issn=2156-3357&rft.eissn=2156-3365&rft.coden=IJESLY&rft_id=info:doi/10.1109/JETCAS.2012.2201031&rft_dat=%3Ccrossref_RIE%3E10_1109_JETCAS_2012_2201031%3C/crossref_RIE%3E%3Curl%3E%3C/url%3E&disable_directlink=true&sfx.directlink=off&sfx.report_link=0&rft_id=info:oai/&rft_id=info:pmid/&rft_ieee_id=6212473&rfr_iscdi=true