A Reconfigurable On-die Traffic Generator in 45nm CMOS for a 48 iA-32 Core Network-on-Chip
A reconfigurable on-die Traffic Generator (TG) is proposed to test the packet switched 2D-mesh network of a 48 iA-32 core Single-chip Cloud Computer. The Single-chip Cloud Computer (SCC) is an experimental processor created by Intel Labs. The 24-tile Network-on-Chip (NoC) consists of a Traffic Gener...
Gespeichert in:
Hauptverfasser: | , , , , , , , , |
---|---|
Format: | Tagungsbericht |
Sprache: | eng |
Schlagworte: | |
Online-Zugang: | Volltext bestellen |
Tags: |
Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
|
container_end_page | 297 |
---|---|
container_issue | |
container_start_page | 292 |
container_title | |
container_volume | |
creator | Salihundam, P. Khan, M. A. Jain, S. Hoskote, Y. Yada, S. Kumar, S. Erraguntla, V. Vangal, S. Borkar, N. |
description | A reconfigurable on-die Traffic Generator (TG) is proposed to test the packet switched 2D-mesh network of a 48 iA-32 core Single-chip Cloud Computer. The Single-chip Cloud Computer (SCC) is an experimental processor created by Intel Labs. The 24-tile Network-on-Chip (NoC) consists of a Traffic Generator per tile which can be programmed to generate deterministic and random traffic patterns. It also consists of reconfigurable activity control, (non)-cacheable reads and writes, message class and route control bits to feed synthetic traffic to the network to investigate NoC functional, protocol issues and to measure the key power-performance metrics. In this paper, we present the architecture and design details of the Traffic Generator, operating modes, re-configurability and the testing procedures. This semi-custom design has a transistor count of 54K, which is 0.1% of tile transistor count, and occupies 0.3mm2 area which is 0.9% of tile area. The estimated power consumption is only 23mW at 1.1V and at 500C, 0.02% of the total chip power in 45nm high-K nine metal CMOS process. |
doi_str_mv | 10.1109/VLSID.2012.86 |
format | Conference Proceeding |
fullrecord | <record><control><sourceid>ieee_6IE</sourceid><recordid>TN_cdi_ieee_primary_6167767</recordid><sourceformat>XML</sourceformat><sourcesystem>PC</sourcesystem><ieee_id>6167767</ieee_id><sourcerecordid>6167767</sourcerecordid><originalsourceid>FETCH-LOGICAL-i90t-e414f0bd1e677979c300c93754fca31450537b4d28362fafebf0323bd028f8d53</originalsourceid><addsrcrecordid>eNotj8tOAjEUQOsrEZClKzf9geJtb6ePJRkRSVASIS7ckM7MrVZhhhSM8e8l0dVJzuIkh7FrCSMpwd--zJezu5ECqUbOnLChtw6s8YU26PQp6yl0IIxXeMb6UhuLoNHZc9aTYFB4Y-wl6-_3HwDgCrA99jrmz1R3bUxvXzlUG-KLVjSJ-CqHGFPNp9RSDocu89RyXbRbXj4uljweReDa8TQWqHjZZeJPdPju8qfoWlG-p90Vu4hhs6fhPwdsdT9ZlQ9ivpjOyvFcJA8HQVrqCFUjyVjrra8RoPZoCx3rgFIXUKCtdKMcGhVDpCoCKqwaUC66psABu_nLJiJa73LahvyzNvKYO_7_AljGUik</addsrcrecordid><sourcetype>Publisher</sourcetype><iscdi>true</iscdi><recordtype>conference_proceeding</recordtype></control><display><type>conference_proceeding</type><title>A Reconfigurable On-die Traffic Generator in 45nm CMOS for a 48 iA-32 Core Network-on-Chip</title><source>IEEE Electronic Library (IEL) Conference Proceedings</source><creator>Salihundam, P. ; Khan, M. A. ; Jain, S. ; Hoskote, Y. ; Yada, S. ; Kumar, S. ; Erraguntla, V. ; Vangal, S. ; Borkar, N.</creator><creatorcontrib>Salihundam, P. ; Khan, M. A. ; Jain, S. ; Hoskote, Y. ; Yada, S. ; Kumar, S. ; Erraguntla, V. ; Vangal, S. ; Borkar, N.</creatorcontrib><description>A reconfigurable on-die Traffic Generator (TG) is proposed to test the packet switched 2D-mesh network of a 48 iA-32 core Single-chip Cloud Computer. The Single-chip Cloud Computer (SCC) is an experimental processor created by Intel Labs. The 24-tile Network-on-Chip (NoC) consists of a Traffic Generator per tile which can be programmed to generate deterministic and random traffic patterns. It also consists of reconfigurable activity control, (non)-cacheable reads and writes, message class and route control bits to feed synthetic traffic to the network to investigate NoC functional, protocol issues and to measure the key power-performance metrics. In this paper, we present the architecture and design details of the Traffic Generator, operating modes, re-configurability and the testing procedures. This semi-custom design has a transistor count of 54K, which is 0.1% of tile transistor count, and occupies 0.3mm2 area which is 0.9% of tile area. The estimated power consumption is only 23mW at 1.1V and at 500C, 0.02% of the total chip power in 45nm high-K nine metal CMOS process.</description><identifier>ISSN: 1063-9667</identifier><identifier>ISBN: 1467304387</identifier><identifier>ISBN: 9781467304382</identifier><identifier>EISSN: 2380-6923</identifier><identifier>EISBN: 9780769546384</identifier><identifier>EISBN: 0769546382</identifier><identifier>DOI: 10.1109/VLSID.2012.86</identifier><language>eng</language><publisher>IEEE</publisher><subject>2D mesh ; Generators ; Nickel ; NoC ; on-die testing ; on-die Traffic Generator ; Packet switching ; Payloads ; Routing protocols ; Single-chip Cloud Computer ; Testing ; Tiles</subject><ispartof>2012 25th International Conference on VLSI Design, 2012, p.292-297</ispartof><woscitedreferencessubscribed>false</woscitedreferencessubscribed></display><links><openurl>$$Topenurl_article</openurl><openurlfulltext>$$Topenurlfull_article</openurlfulltext><thumbnail>$$Tsyndetics_thumb_exl</thumbnail><linktohtml>$$Uhttps://ieeexplore.ieee.org/document/6167767$$EHTML$$P50$$Gieee$$H</linktohtml><link.rule.ids>310,311,782,786,791,792,2060,27932,54927</link.rule.ids><linktorsrc>$$Uhttps://ieeexplore.ieee.org/document/6167767$$EView_record_in_IEEE$$FView_record_in_$$GIEEE</linktorsrc></links><search><creatorcontrib>Salihundam, P.</creatorcontrib><creatorcontrib>Khan, M. A.</creatorcontrib><creatorcontrib>Jain, S.</creatorcontrib><creatorcontrib>Hoskote, Y.</creatorcontrib><creatorcontrib>Yada, S.</creatorcontrib><creatorcontrib>Kumar, S.</creatorcontrib><creatorcontrib>Erraguntla, V.</creatorcontrib><creatorcontrib>Vangal, S.</creatorcontrib><creatorcontrib>Borkar, N.</creatorcontrib><title>A Reconfigurable On-die Traffic Generator in 45nm CMOS for a 48 iA-32 Core Network-on-Chip</title><title>2012 25th International Conference on VLSI Design</title><addtitle>vlsid</addtitle><description>A reconfigurable on-die Traffic Generator (TG) is proposed to test the packet switched 2D-mesh network of a 48 iA-32 core Single-chip Cloud Computer. The Single-chip Cloud Computer (SCC) is an experimental processor created by Intel Labs. The 24-tile Network-on-Chip (NoC) consists of a Traffic Generator per tile which can be programmed to generate deterministic and random traffic patterns. It also consists of reconfigurable activity control, (non)-cacheable reads and writes, message class and route control bits to feed synthetic traffic to the network to investigate NoC functional, protocol issues and to measure the key power-performance metrics. In this paper, we present the architecture and design details of the Traffic Generator, operating modes, re-configurability and the testing procedures. This semi-custom design has a transistor count of 54K, which is 0.1% of tile transistor count, and occupies 0.3mm2 area which is 0.9% of tile area. The estimated power consumption is only 23mW at 1.1V and at 500C, 0.02% of the total chip power in 45nm high-K nine metal CMOS process.</description><subject>2D mesh</subject><subject>Generators</subject><subject>Nickel</subject><subject>NoC</subject><subject>on-die testing</subject><subject>on-die Traffic Generator</subject><subject>Packet switching</subject><subject>Payloads</subject><subject>Routing protocols</subject><subject>Single-chip Cloud Computer</subject><subject>Testing</subject><subject>Tiles</subject><issn>1063-9667</issn><issn>2380-6923</issn><isbn>1467304387</isbn><isbn>9781467304382</isbn><isbn>9780769546384</isbn><isbn>0769546382</isbn><fulltext>true</fulltext><rsrctype>conference_proceeding</rsrctype><creationdate>2012</creationdate><recordtype>conference_proceeding</recordtype><sourceid>6IE</sourceid><sourceid>RIE</sourceid><recordid>eNotj8tOAjEUQOsrEZClKzf9geJtb6ePJRkRSVASIS7ckM7MrVZhhhSM8e8l0dVJzuIkh7FrCSMpwd--zJezu5ECqUbOnLChtw6s8YU26PQp6yl0IIxXeMb6UhuLoNHZc9aTYFB4Y-wl6-_3HwDgCrA99jrmz1R3bUxvXzlUG-KLVjSJ-CqHGFPNp9RSDocu89RyXbRbXj4uljweReDa8TQWqHjZZeJPdPju8qfoWlG-p90Vu4hhs6fhPwdsdT9ZlQ9ivpjOyvFcJA8HQVrqCFUjyVjrra8RoPZoCx3rgFIXUKCtdKMcGhVDpCoCKqwaUC66psABu_nLJiJa73LahvyzNvKYO_7_AljGUik</recordid><startdate>201201</startdate><enddate>201201</enddate><creator>Salihundam, P.</creator><creator>Khan, M. A.</creator><creator>Jain, S.</creator><creator>Hoskote, Y.</creator><creator>Yada, S.</creator><creator>Kumar, S.</creator><creator>Erraguntla, V.</creator><creator>Vangal, S.</creator><creator>Borkar, N.</creator><general>IEEE</general><scope>6IE</scope><scope>6IL</scope><scope>CBEJK</scope><scope>RIE</scope><scope>RIL</scope></search><sort><creationdate>201201</creationdate><title>A Reconfigurable On-die Traffic Generator in 45nm CMOS for a 48 iA-32 Core Network-on-Chip</title><author>Salihundam, P. ; Khan, M. A. ; Jain, S. ; Hoskote, Y. ; Yada, S. ; Kumar, S. ; Erraguntla, V. ; Vangal, S. ; Borkar, N.</author></sort><facets><frbrtype>5</frbrtype><frbrgroupid>cdi_FETCH-LOGICAL-i90t-e414f0bd1e677979c300c93754fca31450537b4d28362fafebf0323bd028f8d53</frbrgroupid><rsrctype>conference_proceedings</rsrctype><prefilter>conference_proceedings</prefilter><language>eng</language><creationdate>2012</creationdate><topic>2D mesh</topic><topic>Generators</topic><topic>Nickel</topic><topic>NoC</topic><topic>on-die testing</topic><topic>on-die Traffic Generator</topic><topic>Packet switching</topic><topic>Payloads</topic><topic>Routing protocols</topic><topic>Single-chip Cloud Computer</topic><topic>Testing</topic><topic>Tiles</topic><toplevel>online_resources</toplevel><creatorcontrib>Salihundam, P.</creatorcontrib><creatorcontrib>Khan, M. A.</creatorcontrib><creatorcontrib>Jain, S.</creatorcontrib><creatorcontrib>Hoskote, Y.</creatorcontrib><creatorcontrib>Yada, S.</creatorcontrib><creatorcontrib>Kumar, S.</creatorcontrib><creatorcontrib>Erraguntla, V.</creatorcontrib><creatorcontrib>Vangal, S.</creatorcontrib><creatorcontrib>Borkar, N.</creatorcontrib><collection>IEEE Electronic Library (IEL) Conference Proceedings</collection><collection>IEEE Proceedings Order Plan All Online (POP All Online) 1998-present by volume</collection><collection>IEEE Xplore All Conference Proceedings</collection><collection>IEEE Electronic Library (IEL)</collection><collection>IEEE Proceedings Order Plans (POP All) 1998-Present</collection></facets><delivery><delcategory>Remote Search Resource</delcategory><fulltext>fulltext_linktorsrc</fulltext></delivery><addata><au>Salihundam, P.</au><au>Khan, M. A.</au><au>Jain, S.</au><au>Hoskote, Y.</au><au>Yada, S.</au><au>Kumar, S.</au><au>Erraguntla, V.</au><au>Vangal, S.</au><au>Borkar, N.</au><format>book</format><genre>proceeding</genre><ristype>CONF</ristype><atitle>A Reconfigurable On-die Traffic Generator in 45nm CMOS for a 48 iA-32 Core Network-on-Chip</atitle><btitle>2012 25th International Conference on VLSI Design</btitle><stitle>vlsid</stitle><date>2012-01</date><risdate>2012</risdate><spage>292</spage><epage>297</epage><pages>292-297</pages><issn>1063-9667</issn><eissn>2380-6923</eissn><isbn>1467304387</isbn><isbn>9781467304382</isbn><eisbn>9780769546384</eisbn><eisbn>0769546382</eisbn><abstract>A reconfigurable on-die Traffic Generator (TG) is proposed to test the packet switched 2D-mesh network of a 48 iA-32 core Single-chip Cloud Computer. The Single-chip Cloud Computer (SCC) is an experimental processor created by Intel Labs. The 24-tile Network-on-Chip (NoC) consists of a Traffic Generator per tile which can be programmed to generate deterministic and random traffic patterns. It also consists of reconfigurable activity control, (non)-cacheable reads and writes, message class and route control bits to feed synthetic traffic to the network to investigate NoC functional, protocol issues and to measure the key power-performance metrics. In this paper, we present the architecture and design details of the Traffic Generator, operating modes, re-configurability and the testing procedures. This semi-custom design has a transistor count of 54K, which is 0.1% of tile transistor count, and occupies 0.3mm2 area which is 0.9% of tile area. The estimated power consumption is only 23mW at 1.1V and at 500C, 0.02% of the total chip power in 45nm high-K nine metal CMOS process.</abstract><pub>IEEE</pub><doi>10.1109/VLSID.2012.86</doi><tpages>6</tpages></addata></record> |
fulltext | fulltext_linktorsrc |
identifier | ISSN: 1063-9667 |
ispartof | 2012 25th International Conference on VLSI Design, 2012, p.292-297 |
issn | 1063-9667 2380-6923 |
language | eng |
recordid | cdi_ieee_primary_6167767 |
source | IEEE Electronic Library (IEL) Conference Proceedings |
subjects | 2D mesh Generators Nickel NoC on-die testing on-die Traffic Generator Packet switching Payloads Routing protocols Single-chip Cloud Computer Testing Tiles |
title | A Reconfigurable On-die Traffic Generator in 45nm CMOS for a 48 iA-32 Core Network-on-Chip |
url | https://sfx.bib-bvb.de/sfx_tum?ctx_ver=Z39.88-2004&ctx_enc=info:ofi/enc:UTF-8&ctx_tim=2024-12-05T13%3A46%3A03IST&url_ver=Z39.88-2004&url_ctx_fmt=infofi/fmt:kev:mtx:ctx&rfr_id=info:sid/primo.exlibrisgroup.com:primo3-Article-ieee_6IE&rft_val_fmt=info:ofi/fmt:kev:mtx:book&rft.genre=proceeding&rft.atitle=A%20Reconfigurable%20On-die%20Traffic%20Generator%20in%2045nm%20CMOS%20for%20a%2048%20iA-32%20Core%20Network-on-Chip&rft.btitle=2012%2025th%20International%20Conference%20on%20VLSI%20Design&rft.au=Salihundam,%20P.&rft.date=2012-01&rft.spage=292&rft.epage=297&rft.pages=292-297&rft.issn=1063-9667&rft.eissn=2380-6923&rft.isbn=1467304387&rft.isbn_list=9781467304382&rft_id=info:doi/10.1109/VLSID.2012.86&rft_dat=%3Cieee_6IE%3E6167767%3C/ieee_6IE%3E%3Curl%3E%3C/url%3E&rft.eisbn=9780769546384&rft.eisbn_list=0769546382&disable_directlink=true&sfx.directlink=off&sfx.report_link=0&rft_id=info:oai/&rft_id=info:pmid/&rft_ieee_id=6167767&rfr_iscdi=true |