A technique to eliminate glitch power consumption at physical design stage in CMOS circuits
A glitch compensation methodology is proposed in this paper which involves in reducing the undesired switching of combinational circuits in order to save dynamic power. The proposed methodology can be seamlessly integrated to existing physical design flow. A glitch is an undesired transition that oc...
Gespeichert in:
Hauptverfasser: | , , , , , |
---|---|
Format: | Tagungsbericht |
Sprache: | eng |
Schlagworte: | |
Online-Zugang: | Volltext bestellen |
Tags: |
Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
|
container_end_page | 644 |
---|---|
container_issue | |
container_start_page | 639 |
container_title | |
container_volume | |
creator | Kumar, Vasantha B. V. P. Sharma, N. S. Murthy Kishore, K. Lal Vivekanand, M. Raju, K. Murthy Swetha, S. Divya |
description | A glitch compensation methodology is proposed in this paper which involves in reducing the undesired switching of combinational circuits in order to save dynamic power. The proposed methodology can be seamlessly integrated to existing physical design flow. A glitch is an undesired transition that occurs before intended value in digital circuits. A glitch occurs in CMOS circuits when differential delay at the inputs of a gate is greater than inertial delay, which results into notable amount of power consumption. The glitch power is becoming more prominent in lower technology nodes. Introduction of buffers at the input of the Logic gate may reduce glitches, but it results into large area overhead and dynamic power. Hence, the proposed methodology will ensure low dynamic power consumption with less area. The pass transistor logic is used as a compensation circuit and a flow is also proposed for characterizing the pass transistor logic to cater different delay values. The proposed methodology has been validated using Synopsys 90nm SAED PDK. |
doi_str_mv | 10.1109/WICT.2011.6141320 |
format | Conference Proceeding |
fullrecord | <record><control><sourceid>ieee_6IE</sourceid><recordid>TN_cdi_ieee_primary_6141320</recordid><sourceformat>XML</sourceformat><sourcesystem>PC</sourcesystem><ieee_id>6141320</ieee_id><sourcerecordid>6141320</sourcerecordid><originalsourceid>FETCH-LOGICAL-i90t-b2b4c8503832d3239a7a8fe598d30fa07fff7b500c191abaca6131ae8f6038aa3</originalsourceid><addsrcrecordid>eNo1kM1Kw0AUhUdEUGsfQNzcF2icn3QysyzBn0KlCwsuXJSbyZ12JE1iZoL07S1Yz-bwLc63OIzdC54Jwe3jx7LcZJILkWmRCyX5BZvawohcF4oLqc0lu_2HQl6zaYxf_BStrczlDftcQCK3b8P3SJA6oCYcQouJYNeE5PbQdz80gOvaOB76FLoWMEG_P8bgsIGaYti1EBPuCEIL5dv6HVwY3BhSvGNXHptI03NP2Ob5aVO-zlbrl2W5WM2C5WlWySp3Zs6VUbJWUlks0HiaW1Mr7pEX3vuimnPuhBVYoUMtlEAyXp82iGrCHv60gYi2_RAOOBy35zvULy9EVDk</addsrcrecordid><sourcetype>Publisher</sourcetype><iscdi>true</iscdi><recordtype>conference_proceeding</recordtype></control><display><type>conference_proceeding</type><title>A technique to eliminate glitch power consumption at physical design stage in CMOS circuits</title><source>IEEE Electronic Library (IEL) Conference Proceedings</source><creator>Kumar, Vasantha B. V. P. ; Sharma, N. S. Murthy ; Kishore, K. Lal ; Vivekanand, M. ; Raju, K. Murthy ; Swetha, S. Divya</creator><creatorcontrib>Kumar, Vasantha B. V. P. ; Sharma, N. S. Murthy ; Kishore, K. Lal ; Vivekanand, M. ; Raju, K. Murthy ; Swetha, S. Divya</creatorcontrib><description>A glitch compensation methodology is proposed in this paper which involves in reducing the undesired switching of combinational circuits in order to save dynamic power. The proposed methodology can be seamlessly integrated to existing physical design flow. A glitch is an undesired transition that occurs before intended value in digital circuits. A glitch occurs in CMOS circuits when differential delay at the inputs of a gate is greater than inertial delay, which results into notable amount of power consumption. The glitch power is becoming more prominent in lower technology nodes. Introduction of buffers at the input of the Logic gate may reduce glitches, but it results into large area overhead and dynamic power. Hence, the proposed methodology will ensure low dynamic power consumption with less area. The pass transistor logic is used as a compensation circuit and a flow is also proposed for characterizing the pass transistor logic to cater different delay values. The proposed methodology has been validated using Synopsys 90nm SAED PDK.</description><identifier>ISBN: 1467301272</identifier><identifier>ISBN: 9781467301275</identifier><identifier>EISBN: 9781467301268</identifier><identifier>EISBN: 9781467301251</identifier><identifier>EISBN: 1467301264</identifier><identifier>EISBN: 1467301256</identifier><identifier>DOI: 10.1109/WICT.2011.6141320</identifier><language>eng</language><publisher>IEEE</publisher><subject>CMOS delay devices ; CMOS integrated circuits ; Delay ; digital logic circuits ; dynamic power ; glitches ; Logic circuits ; Logic gates ; low power design ; Power demand ; Resistance ; simulation ; Transistors</subject><ispartof>2011 World Congress on Information and Communication Technologies, 2011, p.639-644</ispartof><woscitedreferencessubscribed>false</woscitedreferencessubscribed></display><links><openurl>$$Topenurl_article</openurl><openurlfulltext>$$Topenurlfull_article</openurlfulltext><thumbnail>$$Tsyndetics_thumb_exl</thumbnail><linktohtml>$$Uhttps://ieeexplore.ieee.org/document/6141320$$EHTML$$P50$$Gieee$$H</linktohtml><link.rule.ids>309,310,780,784,789,790,2058,27925,54920</link.rule.ids><linktorsrc>$$Uhttps://ieeexplore.ieee.org/document/6141320$$EView_record_in_IEEE$$FView_record_in_$$GIEEE</linktorsrc></links><search><creatorcontrib>Kumar, Vasantha B. V. P.</creatorcontrib><creatorcontrib>Sharma, N. S. Murthy</creatorcontrib><creatorcontrib>Kishore, K. Lal</creatorcontrib><creatorcontrib>Vivekanand, M.</creatorcontrib><creatorcontrib>Raju, K. Murthy</creatorcontrib><creatorcontrib>Swetha, S. Divya</creatorcontrib><title>A technique to eliminate glitch power consumption at physical design stage in CMOS circuits</title><title>2011 World Congress on Information and Communication Technologies</title><addtitle>WICT</addtitle><description>A glitch compensation methodology is proposed in this paper which involves in reducing the undesired switching of combinational circuits in order to save dynamic power. The proposed methodology can be seamlessly integrated to existing physical design flow. A glitch is an undesired transition that occurs before intended value in digital circuits. A glitch occurs in CMOS circuits when differential delay at the inputs of a gate is greater than inertial delay, which results into notable amount of power consumption. The glitch power is becoming more prominent in lower technology nodes. Introduction of buffers at the input of the Logic gate may reduce glitches, but it results into large area overhead and dynamic power. Hence, the proposed methodology will ensure low dynamic power consumption with less area. The pass transistor logic is used as a compensation circuit and a flow is also proposed for characterizing the pass transistor logic to cater different delay values. The proposed methodology has been validated using Synopsys 90nm SAED PDK.</description><subject>CMOS delay devices</subject><subject>CMOS integrated circuits</subject><subject>Delay</subject><subject>digital logic circuits</subject><subject>dynamic power</subject><subject>glitches</subject><subject>Logic circuits</subject><subject>Logic gates</subject><subject>low power design</subject><subject>Power demand</subject><subject>Resistance</subject><subject>simulation</subject><subject>Transistors</subject><isbn>1467301272</isbn><isbn>9781467301275</isbn><isbn>9781467301268</isbn><isbn>9781467301251</isbn><isbn>1467301264</isbn><isbn>1467301256</isbn><fulltext>true</fulltext><rsrctype>conference_proceeding</rsrctype><creationdate>2011</creationdate><recordtype>conference_proceeding</recordtype><sourceid>6IE</sourceid><sourceid>RIE</sourceid><recordid>eNo1kM1Kw0AUhUdEUGsfQNzcF2icn3QysyzBn0KlCwsuXJSbyZ12JE1iZoL07S1Yz-bwLc63OIzdC54Jwe3jx7LcZJILkWmRCyX5BZvawohcF4oLqc0lu_2HQl6zaYxf_BStrczlDftcQCK3b8P3SJA6oCYcQouJYNeE5PbQdz80gOvaOB76FLoWMEG_P8bgsIGaYti1EBPuCEIL5dv6HVwY3BhSvGNXHptI03NP2Ob5aVO-zlbrl2W5WM2C5WlWySp3Zs6VUbJWUlks0HiaW1Mr7pEX3vuimnPuhBVYoUMtlEAyXp82iGrCHv60gYi2_RAOOBy35zvULy9EVDk</recordid><startdate>201112</startdate><enddate>201112</enddate><creator>Kumar, Vasantha B. V. P.</creator><creator>Sharma, N. S. Murthy</creator><creator>Kishore, K. Lal</creator><creator>Vivekanand, M.</creator><creator>Raju, K. Murthy</creator><creator>Swetha, S. Divya</creator><general>IEEE</general><scope>6IE</scope><scope>6IL</scope><scope>CBEJK</scope><scope>RIE</scope><scope>RIL</scope></search><sort><creationdate>201112</creationdate><title>A technique to eliminate glitch power consumption at physical design stage in CMOS circuits</title><author>Kumar, Vasantha B. V. P. ; Sharma, N. S. Murthy ; Kishore, K. Lal ; Vivekanand, M. ; Raju, K. Murthy ; Swetha, S. Divya</author></sort><facets><frbrtype>5</frbrtype><frbrgroupid>cdi_FETCH-LOGICAL-i90t-b2b4c8503832d3239a7a8fe598d30fa07fff7b500c191abaca6131ae8f6038aa3</frbrgroupid><rsrctype>conference_proceedings</rsrctype><prefilter>conference_proceedings</prefilter><language>eng</language><creationdate>2011</creationdate><topic>CMOS delay devices</topic><topic>CMOS integrated circuits</topic><topic>Delay</topic><topic>digital logic circuits</topic><topic>dynamic power</topic><topic>glitches</topic><topic>Logic circuits</topic><topic>Logic gates</topic><topic>low power design</topic><topic>Power demand</topic><topic>Resistance</topic><topic>simulation</topic><topic>Transistors</topic><toplevel>online_resources</toplevel><creatorcontrib>Kumar, Vasantha B. V. P.</creatorcontrib><creatorcontrib>Sharma, N. S. Murthy</creatorcontrib><creatorcontrib>Kishore, K. Lal</creatorcontrib><creatorcontrib>Vivekanand, M.</creatorcontrib><creatorcontrib>Raju, K. Murthy</creatorcontrib><creatorcontrib>Swetha, S. Divya</creatorcontrib><collection>IEEE Electronic Library (IEL) Conference Proceedings</collection><collection>IEEE Proceedings Order Plan All Online (POP All Online) 1998-present by volume</collection><collection>IEEE Xplore All Conference Proceedings</collection><collection>IEEE Electronic Library (IEL)</collection><collection>IEEE Proceedings Order Plans (POP All) 1998-Present</collection></facets><delivery><delcategory>Remote Search Resource</delcategory><fulltext>fulltext_linktorsrc</fulltext></delivery><addata><au>Kumar, Vasantha B. V. P.</au><au>Sharma, N. S. Murthy</au><au>Kishore, K. Lal</au><au>Vivekanand, M.</au><au>Raju, K. Murthy</au><au>Swetha, S. Divya</au><format>book</format><genre>proceeding</genre><ristype>CONF</ristype><atitle>A technique to eliminate glitch power consumption at physical design stage in CMOS circuits</atitle><btitle>2011 World Congress on Information and Communication Technologies</btitle><stitle>WICT</stitle><date>2011-12</date><risdate>2011</risdate><spage>639</spage><epage>644</epage><pages>639-644</pages><isbn>1467301272</isbn><isbn>9781467301275</isbn><eisbn>9781467301268</eisbn><eisbn>9781467301251</eisbn><eisbn>1467301264</eisbn><eisbn>1467301256</eisbn><abstract>A glitch compensation methodology is proposed in this paper which involves in reducing the undesired switching of combinational circuits in order to save dynamic power. The proposed methodology can be seamlessly integrated to existing physical design flow. A glitch is an undesired transition that occurs before intended value in digital circuits. A glitch occurs in CMOS circuits when differential delay at the inputs of a gate is greater than inertial delay, which results into notable amount of power consumption. The glitch power is becoming more prominent in lower technology nodes. Introduction of buffers at the input of the Logic gate may reduce glitches, but it results into large area overhead and dynamic power. Hence, the proposed methodology will ensure low dynamic power consumption with less area. The pass transistor logic is used as a compensation circuit and a flow is also proposed for characterizing the pass transistor logic to cater different delay values. The proposed methodology has been validated using Synopsys 90nm SAED PDK.</abstract><pub>IEEE</pub><doi>10.1109/WICT.2011.6141320</doi><tpages>6</tpages></addata></record> |
fulltext | fulltext_linktorsrc |
identifier | ISBN: 1467301272 |
ispartof | 2011 World Congress on Information and Communication Technologies, 2011, p.639-644 |
issn | |
language | eng |
recordid | cdi_ieee_primary_6141320 |
source | IEEE Electronic Library (IEL) Conference Proceedings |
subjects | CMOS delay devices CMOS integrated circuits Delay digital logic circuits dynamic power glitches Logic circuits Logic gates low power design Power demand Resistance simulation Transistors |
title | A technique to eliminate glitch power consumption at physical design stage in CMOS circuits |
url | https://sfx.bib-bvb.de/sfx_tum?ctx_ver=Z39.88-2004&ctx_enc=info:ofi/enc:UTF-8&ctx_tim=2025-01-05T13%3A51%3A11IST&url_ver=Z39.88-2004&url_ctx_fmt=infofi/fmt:kev:mtx:ctx&rfr_id=info:sid/primo.exlibrisgroup.com:primo3-Article-ieee_6IE&rft_val_fmt=info:ofi/fmt:kev:mtx:book&rft.genre=proceeding&rft.atitle=A%20technique%20to%20eliminate%20glitch%20power%20consumption%20at%20physical%20design%20stage%20in%20CMOS%20circuits&rft.btitle=2011%20World%20Congress%20on%20Information%20and%20Communication%20Technologies&rft.au=Kumar,%20Vasantha%20B.%20V.%20P.&rft.date=2011-12&rft.spage=639&rft.epage=644&rft.pages=639-644&rft.isbn=1467301272&rft.isbn_list=9781467301275&rft_id=info:doi/10.1109/WICT.2011.6141320&rft_dat=%3Cieee_6IE%3E6141320%3C/ieee_6IE%3E%3Curl%3E%3C/url%3E&rft.eisbn=9781467301268&rft.eisbn_list=9781467301251&rft.eisbn_list=1467301264&rft.eisbn_list=1467301256&disable_directlink=true&sfx.directlink=off&sfx.report_link=0&rft_id=info:oai/&rft_id=info:pmid/&rft_ieee_id=6141320&rfr_iscdi=true |