Improving the performance of an SOC design for network processing based on FPGA with PlanAhead
The study in this paper is aimed at improving the performance of a network processor design (XDNP) based on a Virtex-4 FPGA by using the PlanAhead tool offered by XILINX. PlanAhead gives a unique visibility into the design. The tool can very quickly identify the critical path, and then supply hierar...
Gespeichert in:
Hauptverfasser: | , , , , |
---|---|
Format: | Tagungsbericht |
Sprache: | eng |
Schlagworte: | |
Online-Zugang: | Volltext bestellen |
Tags: |
Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
|
Zusammenfassung: | The study in this paper is aimed at improving the performance of a network processor design (XDNP) based on a Virtex-4 FPGA by using the PlanAhead tool offered by XILINX. PlanAhead gives a unique visibility into the design. The tool can very quickly identify the critical path, and then supply hierarchical floorplanning to achieve faster timing closure. XDNP is targeted at networking applications requiring a high degree of flexibility, programmability, scalability and performance[3]. During this work Some design partitions, which are referred as physical blocks (Pblocks) are created to constrain critical circuitry within areas. By applying floorplanning techniques with PlanAhead, the system performance is optimized by 14%, while the run time decreases by 27.6% on the average. |
---|---|
DOI: | 10.1109/ICECC.2011.6066640 |