Modeling Stress in Silicon With TSVs and Its Effect on Mobility
With the most popular electronic products being the slimmest ones with the highest functionality, the ability to thin, stack, and interconnect chips is becoming more important. One method to accomplish this is by using the through silicon via (TSV). This is a means of electrical connection in 3-D st...
Gespeichert in:
Veröffentlicht in: | IEEE transactions on components, packaging, and manufacturing technology (2011) packaging, and manufacturing technology (2011), 2011-09, Vol.1 (9), p.1328-1335 |
---|---|
Hauptverfasser: | , , , |
Format: | Artikel |
Sprache: | eng |
Schlagworte: | |
Online-Zugang: | Volltext bestellen |
Tags: |
Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
|
container_end_page | 1335 |
---|---|
container_issue | 9 |
container_start_page | 1328 |
container_title | IEEE transactions on components, packaging, and manufacturing technology (2011) |
container_volume | 1 |
creator | Selvanayagam, C. Xiaowu Zhang Rajoo, R. Pinjala, D. |
description | With the most popular electronic products being the slimmest ones with the highest functionality, the ability to thin, stack, and interconnect chips is becoming more important. One method to accomplish this is by using the through silicon via (TSV). This is a means of electrical connection in 3-D stacked devices that saves space and shortens the electrical interconnect length, improving electrical performance. Unfortunately, the large mismatch between the coefficients of thermal expansion (CTE) of copper (17.5 × 10 -6 /°C) and silicon (2.5 × 10 -6 /°C) has made the TSV a reliability concern. A mismatch in CTE translates to a mismatch in thermal strain when the wafer is subjected to large temperature loadings during fabrication. This local thermal mismatch also induces stresses on the silicon surface around the vias which can affect the mobility of the silicon. In this paper, the thermal stresses and strains induced on silicon due to the proximity of copper vias have been investigated for various geometries (via diameter, via pitch, silicon thickness, stacking layers) using finite element modeling. These results should be useful for: 1) designing substrates with TSVs such that mobility in the active devices are not affected by the presence of TSVs, and 2) understanding the limitations of stacking chips with respect to stress in silicon as well as joint reliability. |
doi_str_mv | 10.1109/TCPMT.2011.2158002 |
format | Article |
fullrecord | <record><control><sourceid>pascalfrancis_RIE</sourceid><recordid>TN_cdi_ieee_primary_5954168</recordid><sourceformat>XML</sourceformat><sourcesystem>PC</sourcesystem><ieee_id>5954168</ieee_id><sourcerecordid>24758491</sourcerecordid><originalsourceid>FETCH-LOGICAL-c297t-cb446586186bdc931e2de3314827b352b8dcc0bb1fd6182132dc3745cb520693</originalsourceid><addsrcrecordid>eNo9kE1Lw0AQhhdRsNT-Ab3sxWPqzn4kuyeRULXQoNCgx5D9iK7EpOzm0n_v1pbOZQbe553Dg9AtkCUAUQ91-V7VS0oAlhSEJIReoFm68owpKS7PtyDXaBHjD0mTsIKwGXqsRut6P3zh7RRcjNgPeOt7b8YBf_rpG9fbj4jbweL1FPGq65yZcMqqUSdq2t-gq67to1uc9hzVz6u6fM02by_r8mmTGaqKKTOa81zIHGSurVEMHLWOMeCSFpoJqqU1hmgNnU0MBUatYQUXRgtKcsXmiB7fmjDGGFzX7IL_bcO-AdIcJDT_EpqDhOYkIZXuj6VdG03bd6EdjI_nJuWFkFxB4u6OnHfOnWOhBIdcsj-R8mNt</addsrcrecordid><sourcetype>Aggregation Database</sourcetype><iscdi>true</iscdi><recordtype>article</recordtype></control><display><type>article</type><title>Modeling Stress in Silicon With TSVs and Its Effect on Mobility</title><source>IEEE Electronic Library (IEL)</source><creator>Selvanayagam, C. ; Xiaowu Zhang ; Rajoo, R. ; Pinjala, D.</creator><creatorcontrib>Selvanayagam, C. ; Xiaowu Zhang ; Rajoo, R. ; Pinjala, D.</creatorcontrib><description>With the most popular electronic products being the slimmest ones with the highest functionality, the ability to thin, stack, and interconnect chips is becoming more important. One method to accomplish this is by using the through silicon via (TSV). This is a means of electrical connection in 3-D stacked devices that saves space and shortens the electrical interconnect length, improving electrical performance. Unfortunately, the large mismatch between the coefficients of thermal expansion (CTE) of copper (17.5 × 10 -6 /°C) and silicon (2.5 × 10 -6 /°C) has made the TSV a reliability concern. A mismatch in CTE translates to a mismatch in thermal strain when the wafer is subjected to large temperature loadings during fabrication. This local thermal mismatch also induces stresses on the silicon surface around the vias which can affect the mobility of the silicon. In this paper, the thermal stresses and strains induced on silicon due to the proximity of copper vias have been investigated for various geometries (via diameter, via pitch, silicon thickness, stacking layers) using finite element modeling. These results should be useful for: 1) designing substrates with TSVs such that mobility in the active devices are not affected by the presence of TSVs, and 2) understanding the limitations of stacking chips with respect to stress in silicon as well as joint reliability.</description><identifier>ISSN: 2156-3950</identifier><identifier>EISSN: 2156-3985</identifier><identifier>DOI: 10.1109/TCPMT.2011.2158002</identifier><identifier>CODEN: ITCPC8</identifier><language>eng</language><publisher>Piscataway, NJ: IEEE</publisher><subject>Applied sciences ; Copper ; Design. Technologies. Operation analysis. Testing ; Electronics ; Exact sciences and technology ; Finite element modelling ; Integrated circuits ; mobility ; Semiconductor electronics. Microelectronics. Optoelectronics. Solid state devices ; Silicon ; Stacking ; Strain ; Stress ; stresses ; through-silicon via ; Through-silicon vias</subject><ispartof>IEEE transactions on components, packaging, and manufacturing technology (2011), 2011-09, Vol.1 (9), p.1328-1335</ispartof><rights>2015 INIST-CNRS</rights><lds50>peer_reviewed</lds50><woscitedreferencessubscribed>false</woscitedreferencessubscribed><citedby>FETCH-LOGICAL-c297t-cb446586186bdc931e2de3314827b352b8dcc0bb1fd6182132dc3745cb520693</citedby><cites>FETCH-LOGICAL-c297t-cb446586186bdc931e2de3314827b352b8dcc0bb1fd6182132dc3745cb520693</cites></display><links><openurl>$$Topenurl_article</openurl><openurlfulltext>$$Topenurlfull_article</openurlfulltext><thumbnail>$$Tsyndetics_thumb_exl</thumbnail><linktohtml>$$Uhttps://ieeexplore.ieee.org/document/5954168$$EHTML$$P50$$Gieee$$H</linktohtml><link.rule.ids>314,780,784,796,27924,27925,54758</link.rule.ids><linktorsrc>$$Uhttps://ieeexplore.ieee.org/document/5954168$$EView_record_in_IEEE$$FView_record_in_$$GIEEE</linktorsrc><backlink>$$Uhttp://pascal-francis.inist.fr/vibad/index.php?action=getRecordDetail&idt=24758491$$DView record in Pascal Francis$$Hfree_for_read</backlink></links><search><creatorcontrib>Selvanayagam, C.</creatorcontrib><creatorcontrib>Xiaowu Zhang</creatorcontrib><creatorcontrib>Rajoo, R.</creatorcontrib><creatorcontrib>Pinjala, D.</creatorcontrib><title>Modeling Stress in Silicon With TSVs and Its Effect on Mobility</title><title>IEEE transactions on components, packaging, and manufacturing technology (2011)</title><addtitle>TCPMT</addtitle><description>With the most popular electronic products being the slimmest ones with the highest functionality, the ability to thin, stack, and interconnect chips is becoming more important. One method to accomplish this is by using the through silicon via (TSV). This is a means of electrical connection in 3-D stacked devices that saves space and shortens the electrical interconnect length, improving electrical performance. Unfortunately, the large mismatch between the coefficients of thermal expansion (CTE) of copper (17.5 × 10 -6 /°C) and silicon (2.5 × 10 -6 /°C) has made the TSV a reliability concern. A mismatch in CTE translates to a mismatch in thermal strain when the wafer is subjected to large temperature loadings during fabrication. This local thermal mismatch also induces stresses on the silicon surface around the vias which can affect the mobility of the silicon. In this paper, the thermal stresses and strains induced on silicon due to the proximity of copper vias have been investigated for various geometries (via diameter, via pitch, silicon thickness, stacking layers) using finite element modeling. These results should be useful for: 1) designing substrates with TSVs such that mobility in the active devices are not affected by the presence of TSVs, and 2) understanding the limitations of stacking chips with respect to stress in silicon as well as joint reliability.</description><subject>Applied sciences</subject><subject>Copper</subject><subject>Design. Technologies. Operation analysis. Testing</subject><subject>Electronics</subject><subject>Exact sciences and technology</subject><subject>Finite element modelling</subject><subject>Integrated circuits</subject><subject>mobility</subject><subject>Semiconductor electronics. Microelectronics. Optoelectronics. Solid state devices</subject><subject>Silicon</subject><subject>Stacking</subject><subject>Strain</subject><subject>Stress</subject><subject>stresses</subject><subject>through-silicon via</subject><subject>Through-silicon vias</subject><issn>2156-3950</issn><issn>2156-3985</issn><fulltext>true</fulltext><rsrctype>article</rsrctype><creationdate>2011</creationdate><recordtype>article</recordtype><sourceid>RIE</sourceid><recordid>eNo9kE1Lw0AQhhdRsNT-Ab3sxWPqzn4kuyeRULXQoNCgx5D9iK7EpOzm0n_v1pbOZQbe553Dg9AtkCUAUQ91-V7VS0oAlhSEJIReoFm68owpKS7PtyDXaBHjD0mTsIKwGXqsRut6P3zh7RRcjNgPeOt7b8YBf_rpG9fbj4jbweL1FPGq65yZcMqqUSdq2t-gq67to1uc9hzVz6u6fM02by_r8mmTGaqKKTOa81zIHGSurVEMHLWOMeCSFpoJqqU1hmgNnU0MBUatYQUXRgtKcsXmiB7fmjDGGFzX7IL_bcO-AdIcJDT_EpqDhOYkIZXuj6VdG03bd6EdjI_nJuWFkFxB4u6OnHfOnWOhBIdcsj-R8mNt</recordid><startdate>20110901</startdate><enddate>20110901</enddate><creator>Selvanayagam, C.</creator><creator>Xiaowu Zhang</creator><creator>Rajoo, R.</creator><creator>Pinjala, D.</creator><general>IEEE</general><general>Institute of Electrical and Electronics Engineers</general><scope>97E</scope><scope>RIA</scope><scope>RIE</scope><scope>IQODW</scope><scope>AAYXX</scope><scope>CITATION</scope></search><sort><creationdate>20110901</creationdate><title>Modeling Stress in Silicon With TSVs and Its Effect on Mobility</title><author>Selvanayagam, C. ; Xiaowu Zhang ; Rajoo, R. ; Pinjala, D.</author></sort><facets><frbrtype>5</frbrtype><frbrgroupid>cdi_FETCH-LOGICAL-c297t-cb446586186bdc931e2de3314827b352b8dcc0bb1fd6182132dc3745cb520693</frbrgroupid><rsrctype>articles</rsrctype><prefilter>articles</prefilter><language>eng</language><creationdate>2011</creationdate><topic>Applied sciences</topic><topic>Copper</topic><topic>Design. Technologies. Operation analysis. Testing</topic><topic>Electronics</topic><topic>Exact sciences and technology</topic><topic>Finite element modelling</topic><topic>Integrated circuits</topic><topic>mobility</topic><topic>Semiconductor electronics. Microelectronics. Optoelectronics. Solid state devices</topic><topic>Silicon</topic><topic>Stacking</topic><topic>Strain</topic><topic>Stress</topic><topic>stresses</topic><topic>through-silicon via</topic><topic>Through-silicon vias</topic><toplevel>peer_reviewed</toplevel><toplevel>online_resources</toplevel><creatorcontrib>Selvanayagam, C.</creatorcontrib><creatorcontrib>Xiaowu Zhang</creatorcontrib><creatorcontrib>Rajoo, R.</creatorcontrib><creatorcontrib>Pinjala, D.</creatorcontrib><collection>IEEE All-Society Periodicals Package (ASPP) 2005-present</collection><collection>IEEE All-Society Periodicals Package (ASPP) 1998-Present</collection><collection>IEEE Electronic Library (IEL)</collection><collection>Pascal-Francis</collection><collection>CrossRef</collection><jtitle>IEEE transactions on components, packaging, and manufacturing technology (2011)</jtitle></facets><delivery><delcategory>Remote Search Resource</delcategory><fulltext>fulltext_linktorsrc</fulltext></delivery><addata><au>Selvanayagam, C.</au><au>Xiaowu Zhang</au><au>Rajoo, R.</au><au>Pinjala, D.</au><format>journal</format><genre>article</genre><ristype>JOUR</ristype><atitle>Modeling Stress in Silicon With TSVs and Its Effect on Mobility</atitle><jtitle>IEEE transactions on components, packaging, and manufacturing technology (2011)</jtitle><stitle>TCPMT</stitle><date>2011-09-01</date><risdate>2011</risdate><volume>1</volume><issue>9</issue><spage>1328</spage><epage>1335</epage><pages>1328-1335</pages><issn>2156-3950</issn><eissn>2156-3985</eissn><coden>ITCPC8</coden><abstract>With the most popular electronic products being the slimmest ones with the highest functionality, the ability to thin, stack, and interconnect chips is becoming more important. One method to accomplish this is by using the through silicon via (TSV). This is a means of electrical connection in 3-D stacked devices that saves space and shortens the electrical interconnect length, improving electrical performance. Unfortunately, the large mismatch between the coefficients of thermal expansion (CTE) of copper (17.5 × 10 -6 /°C) and silicon (2.5 × 10 -6 /°C) has made the TSV a reliability concern. A mismatch in CTE translates to a mismatch in thermal strain when the wafer is subjected to large temperature loadings during fabrication. This local thermal mismatch also induces stresses on the silicon surface around the vias which can affect the mobility of the silicon. In this paper, the thermal stresses and strains induced on silicon due to the proximity of copper vias have been investigated for various geometries (via diameter, via pitch, silicon thickness, stacking layers) using finite element modeling. These results should be useful for: 1) designing substrates with TSVs such that mobility in the active devices are not affected by the presence of TSVs, and 2) understanding the limitations of stacking chips with respect to stress in silicon as well as joint reliability.</abstract><cop>Piscataway, NJ</cop><pub>IEEE</pub><doi>10.1109/TCPMT.2011.2158002</doi><tpages>8</tpages></addata></record> |
fulltext | fulltext_linktorsrc |
identifier | ISSN: 2156-3950 |
ispartof | IEEE transactions on components, packaging, and manufacturing technology (2011), 2011-09, Vol.1 (9), p.1328-1335 |
issn | 2156-3950 2156-3985 |
language | eng |
recordid | cdi_ieee_primary_5954168 |
source | IEEE Electronic Library (IEL) |
subjects | Applied sciences Copper Design. Technologies. Operation analysis. Testing Electronics Exact sciences and technology Finite element modelling Integrated circuits mobility Semiconductor electronics. Microelectronics. Optoelectronics. Solid state devices Silicon Stacking Strain Stress stresses through-silicon via Through-silicon vias |
title | Modeling Stress in Silicon With TSVs and Its Effect on Mobility |
url | https://sfx.bib-bvb.de/sfx_tum?ctx_ver=Z39.88-2004&ctx_enc=info:ofi/enc:UTF-8&ctx_tim=2024-12-29T08%3A16%3A45IST&url_ver=Z39.88-2004&url_ctx_fmt=infofi/fmt:kev:mtx:ctx&rfr_id=info:sid/primo.exlibrisgroup.com:primo3-Article-pascalfrancis_RIE&rft_val_fmt=info:ofi/fmt:kev:mtx:journal&rft.genre=article&rft.atitle=Modeling%20Stress%20in%20Silicon%20With%20TSVs%20and%20Its%20Effect%20on%20Mobility&rft.jtitle=IEEE%20transactions%20on%20components,%20packaging,%20and%20manufacturing%20technology%20(2011)&rft.au=Selvanayagam,%20C.&rft.date=2011-09-01&rft.volume=1&rft.issue=9&rft.spage=1328&rft.epage=1335&rft.pages=1328-1335&rft.issn=2156-3950&rft.eissn=2156-3985&rft.coden=ITCPC8&rft_id=info:doi/10.1109/TCPMT.2011.2158002&rft_dat=%3Cpascalfrancis_RIE%3E24758491%3C/pascalfrancis_RIE%3E%3Curl%3E%3C/url%3E&disable_directlink=true&sfx.directlink=off&sfx.report_link=0&rft_id=info:oai/&rft_id=info:pmid/&rft_ieee_id=5954168&rfr_iscdi=true |