Clock-gated and low-power standard cell library for ISFET Two-Point Calibration processor chip

This paper presents a novel clock gate cell that employs header and footer devices to isolate the transistor connected to clock signal. This new clock gate is called Low Internal Power Clock Gate (LIPCG), and saves power up to 81.77% over conventional clock gate during sleep operation. Moreover, thi...

Ausführliche Beschreibung

Gespeichert in:
Bibliographische Detailangaben
Hauptverfasser: Wen-Yaw Chung, Jian-Ping Chang, Cruz, Febus Reidj G
Format: Tagungsbericht
Sprache:eng
Schlagworte:
Online-Zugang:Volltext bestellen
Tags: Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
container_end_page 1166
container_issue
container_start_page 1163
container_title
container_volume
creator Wen-Yaw Chung
Jian-Ping Chang
Cruz, Febus Reidj G
description This paper presents a novel clock gate cell that employs header and footer devices to isolate the transistor connected to clock signal. This new clock gate is called Low Internal Power Clock Gate (LIPCG), and saves power up to 81.77% over conventional clock gate during sleep operation. Moreover, this LIPCG is added into our in-house library which is based on TSMC 0.35um CMOS technology. The power performance of this new set of library is evaluated, by implementing a Two-Point Calibration (TPC) processor with Sleep Controller (SC) for Ion-Sensitive Field-Effect Transistor (ISFET). Event-driven power analysis indicated a power saving of 87.89% during the sleep mode of TPC chip. Availability of this clock-gated low-power standard cell library allows us to optimize the power consumptions of our portable ISFET systems, such as pH meters and remote sensor nodes for continuous water quality and environment monitoring applications.
doi_str_mv 10.1109/APCCAS.2010.5774932
format Conference Proceeding
fullrecord <record><control><sourceid>ieee_6IE</sourceid><recordid>TN_cdi_ieee_primary_5774932</recordid><sourceformat>XML</sourceformat><sourcesystem>PC</sourcesystem><ieee_id>5774932</ieee_id><sourcerecordid>5774932</sourcerecordid><originalsourceid>FETCH-LOGICAL-i175t-3556b163f8b525fc241f18a286f8be1b01e8da3bb601d8636f25a30d01b89d4e3</originalsourceid><addsrcrecordid>eNo1UFtLwzAUjoigzv6CveQPdObk1vSxFC-DgYNN8MmRNKlGY1PSwvDfG3Sel8N3O3wchJZAVgCkvm22bdvsVpRkQlQVrxk9Q0VdKeCU84oLCefo-h_wl0tUTNMHySOlUhW9Qq9tiN1n-aZnZ7EeLA7xWI7x6BKe5ox1srhzIeDgTdLpG_cx4fXu_m6P98dYbqMfZtzqX3X2ccBjip2bpuzq3v14gy56HSZXnPYCPedo-1hunh7WbbMpPVRiLpkQ0oBkvTKCir6jHHpQmiqZGQeGgFNWM2MkAaskkz0VmhFLwKjacscWaPl31zvnDmPyX7nr4fQS9gPYGFVB</addsrcrecordid><sourcetype>Publisher</sourcetype><iscdi>true</iscdi><recordtype>conference_proceeding</recordtype></control><display><type>conference_proceeding</type><title>Clock-gated and low-power standard cell library for ISFET Two-Point Calibration processor chip</title><source>IEEE Electronic Library (IEL) Conference Proceedings</source><creator>Wen-Yaw Chung ; Jian-Ping Chang ; Cruz, Febus Reidj G</creator><creatorcontrib>Wen-Yaw Chung ; Jian-Ping Chang ; Cruz, Febus Reidj G</creatorcontrib><description>This paper presents a novel clock gate cell that employs header and footer devices to isolate the transistor connected to clock signal. This new clock gate is called Low Internal Power Clock Gate (LIPCG), and saves power up to 81.77% over conventional clock gate during sleep operation. Moreover, this LIPCG is added into our in-house library which is based on TSMC 0.35um CMOS technology. The power performance of this new set of library is evaluated, by implementing a Two-Point Calibration (TPC) processor with Sleep Controller (SC) for Ion-Sensitive Field-Effect Transistor (ISFET). Event-driven power analysis indicated a power saving of 87.89% during the sleep mode of TPC chip. Availability of this clock-gated low-power standard cell library allows us to optimize the power consumptions of our portable ISFET systems, such as pH meters and remote sensor nodes for continuous water quality and environment monitoring applications.</description><identifier>ISBN: 142447454X</identifier><identifier>ISBN: 9781424474547</identifier><identifier>EISBN: 9781424474561</identifier><identifier>EISBN: 1424474558</identifier><identifier>EISBN: 1424474566</identifier><identifier>EISBN: 9781424474554</identifier><identifier>DOI: 10.1109/APCCAS.2010.5774932</identifier><language>eng</language><publisher>IEEE</publisher><subject>Calibration ; Clock gating ; Clocks ; ion sensitive field effect transistor ; ISFET ; Libraries ; Logic gates ; low power standard cells ; Power demand ; Process control ; Transistors ; two point calibration</subject><ispartof>2010 IEEE Asia Pacific Conference on Circuits and Systems, 2010, p.1163-1166</ispartof><woscitedreferencessubscribed>false</woscitedreferencessubscribed></display><links><openurl>$$Topenurl_article</openurl><openurlfulltext>$$Topenurlfull_article</openurlfulltext><thumbnail>$$Tsyndetics_thumb_exl</thumbnail><linktohtml>$$Uhttps://ieeexplore.ieee.org/document/5774932$$EHTML$$P50$$Gieee$$H</linktohtml><link.rule.ids>309,310,780,784,789,790,2056,27923,54918</link.rule.ids><linktorsrc>$$Uhttps://ieeexplore.ieee.org/document/5774932$$EView_record_in_IEEE$$FView_record_in_$$GIEEE</linktorsrc></links><search><creatorcontrib>Wen-Yaw Chung</creatorcontrib><creatorcontrib>Jian-Ping Chang</creatorcontrib><creatorcontrib>Cruz, Febus Reidj G</creatorcontrib><title>Clock-gated and low-power standard cell library for ISFET Two-Point Calibration processor chip</title><title>2010 IEEE Asia Pacific Conference on Circuits and Systems</title><addtitle>APCCAS</addtitle><description>This paper presents a novel clock gate cell that employs header and footer devices to isolate the transistor connected to clock signal. This new clock gate is called Low Internal Power Clock Gate (LIPCG), and saves power up to 81.77% over conventional clock gate during sleep operation. Moreover, this LIPCG is added into our in-house library which is based on TSMC 0.35um CMOS technology. The power performance of this new set of library is evaluated, by implementing a Two-Point Calibration (TPC) processor with Sleep Controller (SC) for Ion-Sensitive Field-Effect Transistor (ISFET). Event-driven power analysis indicated a power saving of 87.89% during the sleep mode of TPC chip. Availability of this clock-gated low-power standard cell library allows us to optimize the power consumptions of our portable ISFET systems, such as pH meters and remote sensor nodes for continuous water quality and environment monitoring applications.</description><subject>Calibration</subject><subject>Clock gating</subject><subject>Clocks</subject><subject>ion sensitive field effect transistor</subject><subject>ISFET</subject><subject>Libraries</subject><subject>Logic gates</subject><subject>low power standard cells</subject><subject>Power demand</subject><subject>Process control</subject><subject>Transistors</subject><subject>two point calibration</subject><isbn>142447454X</isbn><isbn>9781424474547</isbn><isbn>9781424474561</isbn><isbn>1424474558</isbn><isbn>1424474566</isbn><isbn>9781424474554</isbn><fulltext>true</fulltext><rsrctype>conference_proceeding</rsrctype><creationdate>2010</creationdate><recordtype>conference_proceeding</recordtype><sourceid>6IE</sourceid><sourceid>RIE</sourceid><recordid>eNo1UFtLwzAUjoigzv6CveQPdObk1vSxFC-DgYNN8MmRNKlGY1PSwvDfG3Sel8N3O3wchJZAVgCkvm22bdvsVpRkQlQVrxk9Q0VdKeCU84oLCefo-h_wl0tUTNMHySOlUhW9Qq9tiN1n-aZnZ7EeLA7xWI7x6BKe5ox1srhzIeDgTdLpG_cx4fXu_m6P98dYbqMfZtzqX3X2ccBjip2bpuzq3v14gy56HSZXnPYCPedo-1hunh7WbbMpPVRiLpkQ0oBkvTKCir6jHHpQmiqZGQeGgFNWM2MkAaskkz0VmhFLwKjacscWaPl31zvnDmPyX7nr4fQS9gPYGFVB</recordid><startdate>201012</startdate><enddate>201012</enddate><creator>Wen-Yaw Chung</creator><creator>Jian-Ping Chang</creator><creator>Cruz, Febus Reidj G</creator><general>IEEE</general><scope>6IE</scope><scope>6IL</scope><scope>CBEJK</scope><scope>RIE</scope><scope>RIL</scope></search><sort><creationdate>201012</creationdate><title>Clock-gated and low-power standard cell library for ISFET Two-Point Calibration processor chip</title><author>Wen-Yaw Chung ; Jian-Ping Chang ; Cruz, Febus Reidj G</author></sort><facets><frbrtype>5</frbrtype><frbrgroupid>cdi_FETCH-LOGICAL-i175t-3556b163f8b525fc241f18a286f8be1b01e8da3bb601d8636f25a30d01b89d4e3</frbrgroupid><rsrctype>conference_proceedings</rsrctype><prefilter>conference_proceedings</prefilter><language>eng</language><creationdate>2010</creationdate><topic>Calibration</topic><topic>Clock gating</topic><topic>Clocks</topic><topic>ion sensitive field effect transistor</topic><topic>ISFET</topic><topic>Libraries</topic><topic>Logic gates</topic><topic>low power standard cells</topic><topic>Power demand</topic><topic>Process control</topic><topic>Transistors</topic><topic>two point calibration</topic><toplevel>online_resources</toplevel><creatorcontrib>Wen-Yaw Chung</creatorcontrib><creatorcontrib>Jian-Ping Chang</creatorcontrib><creatorcontrib>Cruz, Febus Reidj G</creatorcontrib><collection>IEEE Electronic Library (IEL) Conference Proceedings</collection><collection>IEEE Proceedings Order Plan All Online (POP All Online) 1998-present by volume</collection><collection>IEEE Xplore All Conference Proceedings</collection><collection>IEEE Electronic Library (IEL)</collection><collection>IEEE Proceedings Order Plans (POP All) 1998-Present</collection></facets><delivery><delcategory>Remote Search Resource</delcategory><fulltext>fulltext_linktorsrc</fulltext></delivery><addata><au>Wen-Yaw Chung</au><au>Jian-Ping Chang</au><au>Cruz, Febus Reidj G</au><format>book</format><genre>proceeding</genre><ristype>CONF</ristype><atitle>Clock-gated and low-power standard cell library for ISFET Two-Point Calibration processor chip</atitle><btitle>2010 IEEE Asia Pacific Conference on Circuits and Systems</btitle><stitle>APCCAS</stitle><date>2010-12</date><risdate>2010</risdate><spage>1163</spage><epage>1166</epage><pages>1163-1166</pages><isbn>142447454X</isbn><isbn>9781424474547</isbn><eisbn>9781424474561</eisbn><eisbn>1424474558</eisbn><eisbn>1424474566</eisbn><eisbn>9781424474554</eisbn><abstract>This paper presents a novel clock gate cell that employs header and footer devices to isolate the transistor connected to clock signal. This new clock gate is called Low Internal Power Clock Gate (LIPCG), and saves power up to 81.77% over conventional clock gate during sleep operation. Moreover, this LIPCG is added into our in-house library which is based on TSMC 0.35um CMOS technology. The power performance of this new set of library is evaluated, by implementing a Two-Point Calibration (TPC) processor with Sleep Controller (SC) for Ion-Sensitive Field-Effect Transistor (ISFET). Event-driven power analysis indicated a power saving of 87.89% during the sleep mode of TPC chip. Availability of this clock-gated low-power standard cell library allows us to optimize the power consumptions of our portable ISFET systems, such as pH meters and remote sensor nodes for continuous water quality and environment monitoring applications.</abstract><pub>IEEE</pub><doi>10.1109/APCCAS.2010.5774932</doi><tpages>4</tpages></addata></record>
fulltext fulltext_linktorsrc
identifier ISBN: 142447454X
ispartof 2010 IEEE Asia Pacific Conference on Circuits and Systems, 2010, p.1163-1166
issn
language eng
recordid cdi_ieee_primary_5774932
source IEEE Electronic Library (IEL) Conference Proceedings
subjects Calibration
Clock gating
Clocks
ion sensitive field effect transistor
ISFET
Libraries
Logic gates
low power standard cells
Power demand
Process control
Transistors
two point calibration
title Clock-gated and low-power standard cell library for ISFET Two-Point Calibration processor chip
url https://sfx.bib-bvb.de/sfx_tum?ctx_ver=Z39.88-2004&ctx_enc=info:ofi/enc:UTF-8&ctx_tim=2025-01-13T20%3A35%3A01IST&url_ver=Z39.88-2004&url_ctx_fmt=infofi/fmt:kev:mtx:ctx&rfr_id=info:sid/primo.exlibrisgroup.com:primo3-Article-ieee_6IE&rft_val_fmt=info:ofi/fmt:kev:mtx:book&rft.genre=proceeding&rft.atitle=Clock-gated%20and%20low-power%20standard%20cell%20library%20for%20ISFET%20Two-Point%20Calibration%20processor%20chip&rft.btitle=2010%20IEEE%20Asia%20Pacific%20Conference%20on%20Circuits%20and%20Systems&rft.au=Wen-Yaw%20Chung&rft.date=2010-12&rft.spage=1163&rft.epage=1166&rft.pages=1163-1166&rft.isbn=142447454X&rft.isbn_list=9781424474547&rft_id=info:doi/10.1109/APCCAS.2010.5774932&rft_dat=%3Cieee_6IE%3E5774932%3C/ieee_6IE%3E%3Curl%3E%3C/url%3E&rft.eisbn=9781424474561&rft.eisbn_list=1424474558&rft.eisbn_list=1424474566&rft.eisbn_list=9781424474554&disable_directlink=true&sfx.directlink=off&sfx.report_link=0&rft_id=info:oai/&rft_id=info:pmid/&rft_ieee_id=5774932&rfr_iscdi=true