Meeting the assembly challenges in new semiconductor packaging trend

Semiconductor packaging is being driven by the market requirement for an increase in operating speed and higher functional density, which requires chip makers to develop more sophisticated packaging to meet this trend. On the other hand, there are demands for the package to be smaller, thinner and l...

Ausführliche Beschreibung

Gespeichert in:
Bibliographische Detailangaben
1. Verfasser: Lim Lay Yeap
Format: Tagungsbericht
Sprache:eng
Schlagworte:
Online-Zugang:Volltext bestellen
Tags: Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
container_end_page 5
container_issue
container_start_page 1
container_title
container_volume
creator Lim Lay Yeap
description Semiconductor packaging is being driven by the market requirement for an increase in operating speed and higher functional density, which requires chip makers to develop more sophisticated packaging to meet this trend. On the other hand, there are demands for the package to be smaller, thinner and less expensive, imposing tremendous challenges on chip manufacturers to meet compelling assembly to meet assembly challenges in this new packaging technology. As technology grows, the demand for new packages with even greater sophistication will drive package innovation. The purpose of this paper is to describe the potential challenges that encounter during assembly process, material selection and characterization in order to manufacture a product that has a low profile, high functionality, and low cost, green and reliable package for molded leadless packages. The challenges will include assembling the molded lead less package with multiple types of epoxy, wires and chip and at the same time shrinking the total package dimensions in order to meet the market requirement. Selection of material both direct and indirect material are also crucial. Any material CTE mismatches makes moisture performance more difficult to achieve.
doi_str_mv 10.1109/IEMT.2010.5746731
format Conference Proceeding
fullrecord <record><control><sourceid>ieee_6IE</sourceid><recordid>TN_cdi_ieee_primary_5746731</recordid><sourceformat>XML</sourceformat><sourcesystem>PC</sourcesystem><ieee_id>5746731</ieee_id><sourcerecordid>5746731</sourcerecordid><originalsourceid>FETCH-LOGICAL-i90t-927e0cb0bccd15036a7c1756841c27458eed2f3d0aaf2f7a9bf78f365e60d8a43</originalsourceid><addsrcrecordid>eNo1kMtOAjEYhestEZAHMG76AoN_7-3SICoJxM3sSafzdxgdCpmOMby9RHF1cvLlO4tDyD2DGWPgHpeLdTnjcKrKSG0EuyBjJrmU1nIjLsmIK6MLp7m-IlNn7D9T8pqMGFhXWObgloxz_gDgANKMyPMacWhTQ4ctUp8z7qruSMPWdx2mBjNtE034TU-gDftUf4Vh39ODD5---dV6TPUduYm-yzg954SUL4ty_las3l-X86dV0ToYCscNQqigCqFmCoT2JjCjtJUscCOVRax5FDV4H3k03lXR2Ci0Qg219VJMyMPfbIuIm0Pf7nx_3JzPED_Op0-F</addsrcrecordid><sourcetype>Publisher</sourcetype><iscdi>true</iscdi><recordtype>conference_proceeding</recordtype></control><display><type>conference_proceeding</type><title>Meeting the assembly challenges in new semiconductor packaging trend</title><source>IEEE Electronic Library (IEL) Conference Proceedings</source><creator>Lim Lay Yeap</creator><creatorcontrib>Lim Lay Yeap</creatorcontrib><description>Semiconductor packaging is being driven by the market requirement for an increase in operating speed and higher functional density, which requires chip makers to develop more sophisticated packaging to meet this trend. On the other hand, there are demands for the package to be smaller, thinner and less expensive, imposing tremendous challenges on chip manufacturers to meet compelling assembly to meet assembly challenges in this new packaging technology. As technology grows, the demand for new packages with even greater sophistication will drive package innovation. The purpose of this paper is to describe the potential challenges that encounter during assembly process, material selection and characterization in order to manufacture a product that has a low profile, high functionality, and low cost, green and reliable package for molded leadless packages. The challenges will include assembling the molded lead less package with multiple types of epoxy, wires and chip and at the same time shrinking the total package dimensions in order to meet the market requirement. Selection of material both direct and indirect material are also crucial. Any material CTE mismatches makes moisture performance more difficult to achieve.</description><identifier>ISSN: 1089-8190</identifier><identifier>ISBN: 9781424488254</identifier><identifier>ISBN: 1424488257</identifier><identifier>EISSN: 2576-9626</identifier><identifier>EISBN: 1424488273</identifier><identifier>EISBN: 9781424488278</identifier><identifier>EISBN: 9781424488261</identifier><identifier>EISBN: 1424488265</identifier><identifier>DOI: 10.1109/IEMT.2010.5746731</identifier><language>eng</language><publisher>IEEE</publisher><subject>Assembly ; Heating ; Lead ; Materials ; Moisture ; Rough surfaces ; Wires</subject><ispartof>2010 34th IEEE/CPMT International Electronic Manufacturing Technology Symposium (IEMT), 2010, p.1-5</ispartof><woscitedreferencessubscribed>false</woscitedreferencessubscribed></display><links><openurl>$$Topenurl_article</openurl><openurlfulltext>$$Topenurlfull_article</openurlfulltext><thumbnail>$$Tsyndetics_thumb_exl</thumbnail><linktohtml>$$Uhttps://ieeexplore.ieee.org/document/5746731$$EHTML$$P50$$Gieee$$H</linktohtml><link.rule.ids>309,310,780,784,789,790,2056,27924,54919</link.rule.ids><linktorsrc>$$Uhttps://ieeexplore.ieee.org/document/5746731$$EView_record_in_IEEE$$FView_record_in_$$GIEEE</linktorsrc></links><search><creatorcontrib>Lim Lay Yeap</creatorcontrib><title>Meeting the assembly challenges in new semiconductor packaging trend</title><title>2010 34th IEEE/CPMT International Electronic Manufacturing Technology Symposium (IEMT)</title><addtitle>IEMT</addtitle><description>Semiconductor packaging is being driven by the market requirement for an increase in operating speed and higher functional density, which requires chip makers to develop more sophisticated packaging to meet this trend. On the other hand, there are demands for the package to be smaller, thinner and less expensive, imposing tremendous challenges on chip manufacturers to meet compelling assembly to meet assembly challenges in this new packaging technology. As technology grows, the demand for new packages with even greater sophistication will drive package innovation. The purpose of this paper is to describe the potential challenges that encounter during assembly process, material selection and characterization in order to manufacture a product that has a low profile, high functionality, and low cost, green and reliable package for molded leadless packages. The challenges will include assembling the molded lead less package with multiple types of epoxy, wires and chip and at the same time shrinking the total package dimensions in order to meet the market requirement. Selection of material both direct and indirect material are also crucial. Any material CTE mismatches makes moisture performance more difficult to achieve.</description><subject>Assembly</subject><subject>Heating</subject><subject>Lead</subject><subject>Materials</subject><subject>Moisture</subject><subject>Rough surfaces</subject><subject>Wires</subject><issn>1089-8190</issn><issn>2576-9626</issn><isbn>9781424488254</isbn><isbn>1424488257</isbn><isbn>1424488273</isbn><isbn>9781424488278</isbn><isbn>9781424488261</isbn><isbn>1424488265</isbn><fulltext>true</fulltext><rsrctype>conference_proceeding</rsrctype><creationdate>2010</creationdate><recordtype>conference_proceeding</recordtype><sourceid>6IE</sourceid><sourceid>RIE</sourceid><recordid>eNo1kMtOAjEYhestEZAHMG76AoN_7-3SICoJxM3sSafzdxgdCpmOMby9RHF1cvLlO4tDyD2DGWPgHpeLdTnjcKrKSG0EuyBjJrmU1nIjLsmIK6MLp7m-IlNn7D9T8pqMGFhXWObgloxz_gDgANKMyPMacWhTQ4ctUp8z7qruSMPWdx2mBjNtE034TU-gDftUf4Vh39ODD5---dV6TPUduYm-yzg954SUL4ty_las3l-X86dV0ToYCscNQqigCqFmCoT2JjCjtJUscCOVRax5FDV4H3k03lXR2Ci0Qg219VJMyMPfbIuIm0Pf7nx_3JzPED_Op0-F</recordid><startdate>201011</startdate><enddate>201011</enddate><creator>Lim Lay Yeap</creator><general>IEEE</general><scope>6IE</scope><scope>6IH</scope><scope>CBEJK</scope><scope>RIE</scope><scope>RIO</scope></search><sort><creationdate>201011</creationdate><title>Meeting the assembly challenges in new semiconductor packaging trend</title><author>Lim Lay Yeap</author></sort><facets><frbrtype>5</frbrtype><frbrgroupid>cdi_FETCH-LOGICAL-i90t-927e0cb0bccd15036a7c1756841c27458eed2f3d0aaf2f7a9bf78f365e60d8a43</frbrgroupid><rsrctype>conference_proceedings</rsrctype><prefilter>conference_proceedings</prefilter><language>eng</language><creationdate>2010</creationdate><topic>Assembly</topic><topic>Heating</topic><topic>Lead</topic><topic>Materials</topic><topic>Moisture</topic><topic>Rough surfaces</topic><topic>Wires</topic><toplevel>online_resources</toplevel><creatorcontrib>Lim Lay Yeap</creatorcontrib><collection>IEEE Electronic Library (IEL) Conference Proceedings</collection><collection>IEEE Proceedings Order Plan (POP) 1998-present by volume</collection><collection>IEEE Xplore All Conference Proceedings</collection><collection>IEEE Electronic Library (IEL)</collection><collection>IEEE Proceedings Order Plans (POP) 1998-present</collection></facets><delivery><delcategory>Remote Search Resource</delcategory><fulltext>fulltext_linktorsrc</fulltext></delivery><addata><au>Lim Lay Yeap</au><format>book</format><genre>proceeding</genre><ristype>CONF</ristype><atitle>Meeting the assembly challenges in new semiconductor packaging trend</atitle><btitle>2010 34th IEEE/CPMT International Electronic Manufacturing Technology Symposium (IEMT)</btitle><stitle>IEMT</stitle><date>2010-11</date><risdate>2010</risdate><spage>1</spage><epage>5</epage><pages>1-5</pages><issn>1089-8190</issn><eissn>2576-9626</eissn><isbn>9781424488254</isbn><isbn>1424488257</isbn><eisbn>1424488273</eisbn><eisbn>9781424488278</eisbn><eisbn>9781424488261</eisbn><eisbn>1424488265</eisbn><abstract>Semiconductor packaging is being driven by the market requirement for an increase in operating speed and higher functional density, which requires chip makers to develop more sophisticated packaging to meet this trend. On the other hand, there are demands for the package to be smaller, thinner and less expensive, imposing tremendous challenges on chip manufacturers to meet compelling assembly to meet assembly challenges in this new packaging technology. As technology grows, the demand for new packages with even greater sophistication will drive package innovation. The purpose of this paper is to describe the potential challenges that encounter during assembly process, material selection and characterization in order to manufacture a product that has a low profile, high functionality, and low cost, green and reliable package for molded leadless packages. The challenges will include assembling the molded lead less package with multiple types of epoxy, wires and chip and at the same time shrinking the total package dimensions in order to meet the market requirement. Selection of material both direct and indirect material are also crucial. Any material CTE mismatches makes moisture performance more difficult to achieve.</abstract><pub>IEEE</pub><doi>10.1109/IEMT.2010.5746731</doi><tpages>5</tpages></addata></record>
fulltext fulltext_linktorsrc
identifier ISSN: 1089-8190
ispartof 2010 34th IEEE/CPMT International Electronic Manufacturing Technology Symposium (IEMT), 2010, p.1-5
issn 1089-8190
2576-9626
language eng
recordid cdi_ieee_primary_5746731
source IEEE Electronic Library (IEL) Conference Proceedings
subjects Assembly
Heating
Lead
Materials
Moisture
Rough surfaces
Wires
title Meeting the assembly challenges in new semiconductor packaging trend
url https://sfx.bib-bvb.de/sfx_tum?ctx_ver=Z39.88-2004&ctx_enc=info:ofi/enc:UTF-8&ctx_tim=2025-01-12T14%3A44%3A34IST&url_ver=Z39.88-2004&url_ctx_fmt=infofi/fmt:kev:mtx:ctx&rfr_id=info:sid/primo.exlibrisgroup.com:primo3-Article-ieee_6IE&rft_val_fmt=info:ofi/fmt:kev:mtx:book&rft.genre=proceeding&rft.atitle=Meeting%20the%20assembly%20challenges%20in%20new%20semiconductor%20packaging%20trend&rft.btitle=2010%2034th%20IEEE/CPMT%20International%20Electronic%20Manufacturing%20Technology%20Symposium%20(IEMT)&rft.au=Lim%20Lay%20Yeap&rft.date=2010-11&rft.spage=1&rft.epage=5&rft.pages=1-5&rft.issn=1089-8190&rft.eissn=2576-9626&rft.isbn=9781424488254&rft.isbn_list=1424488257&rft_id=info:doi/10.1109/IEMT.2010.5746731&rft_dat=%3Cieee_6IE%3E5746731%3C/ieee_6IE%3E%3Curl%3E%3C/url%3E&rft.eisbn=1424488273&rft.eisbn_list=9781424488278&rft.eisbn_list=9781424488261&rft.eisbn_list=1424488265&disable_directlink=true&sfx.directlink=off&sfx.report_link=0&rft_id=info:oai/&rft_id=info:pmid/&rft_ieee_id=5746731&rfr_iscdi=true