A Sub-1V, 1.6mW, 2.06GHz clock generator for mobile SoC applications in 32nm CMOS

A fully integrated Phase-Locked Loop (PLL) as a clock generator is described in an advanced 32nm CMOS technology. Features include adaptive bandwidth architecture, automatic frequency calibrator (AFC), a sub-1V V/I converter operation, feedback control to minimize charge-pump current mismatch, and a...

Ausführliche Beschreibung

Gespeichert in:
Bibliographische Detailangaben
Hauptverfasser: Liu, F J, Sehyung Jeon, Tae-Kwang Jang, Dohyung Kim, Jihyun Kim, Jaejin Park, Byeong-Ha Park
Format: Tagungsbericht
Sprache:eng
Schlagworte:
Online-Zugang:Volltext bestellen
Tags: Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
container_end_page 344
container_issue
container_start_page 342
container_title
container_volume
creator Liu, F J
Sehyung Jeon
Tae-Kwang Jang
Dohyung Kim
Jihyun Kim
Jaejin Park
Byeong-Ha Park
description A fully integrated Phase-Locked Loop (PLL) as a clock generator is described in an advanced 32nm CMOS technology. Features include adaptive bandwidth architecture, automatic frequency calibrator (AFC), a sub-1V V/I converter operation, feedback control to minimize charge-pump current mismatch, and a fully integrated loop filter. The whole PLL measures power consumption of 1.6mW when VCO oscillates at 2.06GHz under the supply voltage of 0.8V. The total die size is 300μm by 300μm, including global power/ground routing, input ESD cells and on-chip power decoupling capacitors. The PLL has a glitch-free post divider to prevent any glitches during the output frequency switching. The circuit has been proven to operate from a 0.8V supply and consumes 1.6mW with the less than 4ps rms jitter over production test.
doi_str_mv 10.1109/SOCDC.2010.5682902
format Conference Proceeding
fullrecord <record><control><sourceid>ieee_6IE</sourceid><recordid>TN_cdi_ieee_primary_5682902</recordid><sourceformat>XML</sourceformat><sourcesystem>PC</sourcesystem><ieee_id>5682902</ieee_id><sourcerecordid>5682902</sourcerecordid><originalsourceid>FETCH-LOGICAL-i90t-5169493b0764a0bf96c96bc7e02a8339af154e0ad11cd3bd4573f11acc80b8bb3</originalsourceid><addsrcrecordid>eNpFkM1KxDAUhSMiqOO8gG7yANN6b5KmzXKIzowwUqSDLockTSXaP9q60Ke34IAHPg7f5iwOIbcIMSKo-yLXDzpmMHsiM6aAnZFrFEyITHJU5__Ck0uyHMcPmJOwVDB-RV7WtPiyEb6uKMayeVtRFoPc7n6oqzv3Sd996wczdQOtZprOhtrTotPU9H0dnJlC1440tJSztqH6OS9uyEVl6tEvT70gh83jQe-ifb590ut9FBRMUYJSCcUtpFIYsJWSTknrUg_MZJwrU2EiPJgS0ZXcliJJeYVonMvAZtbyBbn7mw3e-2M_hMYM38fTA_wX4fVL3g</addsrcrecordid><sourcetype>Publisher</sourcetype><iscdi>true</iscdi><recordtype>conference_proceeding</recordtype></control><display><type>conference_proceeding</type><title>A Sub-1V, 1.6mW, 2.06GHz clock generator for mobile SoC applications in 32nm CMOS</title><source>IEEE Electronic Library (IEL) Conference Proceedings</source><creator>Liu, F J ; Sehyung Jeon ; Tae-Kwang Jang ; Dohyung Kim ; Jihyun Kim ; Jaejin Park ; Byeong-Ha Park</creator><creatorcontrib>Liu, F J ; Sehyung Jeon ; Tae-Kwang Jang ; Dohyung Kim ; Jihyun Kim ; Jaejin Park ; Byeong-Ha Park</creatorcontrib><description>A fully integrated Phase-Locked Loop (PLL) as a clock generator is described in an advanced 32nm CMOS technology. Features include adaptive bandwidth architecture, automatic frequency calibrator (AFC), a sub-1V V/I converter operation, feedback control to minimize charge-pump current mismatch, and a fully integrated loop filter. The whole PLL measures power consumption of 1.6mW when VCO oscillates at 2.06GHz under the supply voltage of 0.8V. The total die size is 300μm by 300μm, including global power/ground routing, input ESD cells and on-chip power decoupling capacitors. The PLL has a glitch-free post divider to prevent any glitches during the output frequency switching. The circuit has been proven to operate from a 0.8V supply and consumes 1.6mW with the less than 4ps rms jitter over production test.</description><identifier>ISBN: 1424486335</identifier><identifier>ISBN: 9781424486335</identifier><identifier>EISBN: 1424486319</identifier><identifier>EISBN: 9781424486328</identifier><identifier>EISBN: 9781424486311</identifier><identifier>EISBN: 1424486327</identifier><identifier>DOI: 10.1109/SOCDC.2010.5682902</identifier><language>eng</language><publisher>IEEE</publisher><subject>Adaptive Bandwidth ; AFC ; Bandwidth ; Clock Generator ; Clocks ; CMOS integrated circuits ; Phase locked loops ; Phase-locked Loop ; Tuning ; Voltage control</subject><ispartof>2010 International SoC Design Conference, 2010, p.342-344</ispartof><woscitedreferencessubscribed>false</woscitedreferencessubscribed></display><links><openurl>$$Topenurl_article</openurl><openurlfulltext>$$Topenurlfull_article</openurlfulltext><thumbnail>$$Tsyndetics_thumb_exl</thumbnail><linktohtml>$$Uhttps://ieeexplore.ieee.org/document/5682902$$EHTML$$P50$$Gieee$$H</linktohtml><link.rule.ids>309,310,780,784,789,790,2056,27923,54918</link.rule.ids><linktorsrc>$$Uhttps://ieeexplore.ieee.org/document/5682902$$EView_record_in_IEEE$$FView_record_in_$$GIEEE</linktorsrc></links><search><creatorcontrib>Liu, F J</creatorcontrib><creatorcontrib>Sehyung Jeon</creatorcontrib><creatorcontrib>Tae-Kwang Jang</creatorcontrib><creatorcontrib>Dohyung Kim</creatorcontrib><creatorcontrib>Jihyun Kim</creatorcontrib><creatorcontrib>Jaejin Park</creatorcontrib><creatorcontrib>Byeong-Ha Park</creatorcontrib><title>A Sub-1V, 1.6mW, 2.06GHz clock generator for mobile SoC applications in 32nm CMOS</title><title>2010 International SoC Design Conference</title><addtitle>SOCDC</addtitle><description>A fully integrated Phase-Locked Loop (PLL) as a clock generator is described in an advanced 32nm CMOS technology. Features include adaptive bandwidth architecture, automatic frequency calibrator (AFC), a sub-1V V/I converter operation, feedback control to minimize charge-pump current mismatch, and a fully integrated loop filter. The whole PLL measures power consumption of 1.6mW when VCO oscillates at 2.06GHz under the supply voltage of 0.8V. The total die size is 300μm by 300μm, including global power/ground routing, input ESD cells and on-chip power decoupling capacitors. The PLL has a glitch-free post divider to prevent any glitches during the output frequency switching. The circuit has been proven to operate from a 0.8V supply and consumes 1.6mW with the less than 4ps rms jitter over production test.</description><subject>Adaptive Bandwidth</subject><subject>AFC</subject><subject>Bandwidth</subject><subject>Clock Generator</subject><subject>Clocks</subject><subject>CMOS integrated circuits</subject><subject>Phase locked loops</subject><subject>Phase-locked Loop</subject><subject>Tuning</subject><subject>Voltage control</subject><isbn>1424486335</isbn><isbn>9781424486335</isbn><isbn>1424486319</isbn><isbn>9781424486328</isbn><isbn>9781424486311</isbn><isbn>1424486327</isbn><fulltext>true</fulltext><rsrctype>conference_proceeding</rsrctype><creationdate>2010</creationdate><recordtype>conference_proceeding</recordtype><sourceid>6IE</sourceid><sourceid>RIE</sourceid><recordid>eNpFkM1KxDAUhSMiqOO8gG7yANN6b5KmzXKIzowwUqSDLockTSXaP9q60Ke34IAHPg7f5iwOIbcIMSKo-yLXDzpmMHsiM6aAnZFrFEyITHJU5__Ck0uyHMcPmJOwVDB-RV7WtPiyEb6uKMayeVtRFoPc7n6oqzv3Sd996wczdQOtZprOhtrTotPU9H0dnJlC1440tJSztqH6OS9uyEVl6tEvT70gh83jQe-ifb590ut9FBRMUYJSCcUtpFIYsJWSTknrUg_MZJwrU2EiPJgS0ZXcliJJeYVonMvAZtbyBbn7mw3e-2M_hMYM38fTA_wX4fVL3g</recordid><startdate>201011</startdate><enddate>201011</enddate><creator>Liu, F J</creator><creator>Sehyung Jeon</creator><creator>Tae-Kwang Jang</creator><creator>Dohyung Kim</creator><creator>Jihyun Kim</creator><creator>Jaejin Park</creator><creator>Byeong-Ha Park</creator><general>IEEE</general><scope>6IE</scope><scope>6IL</scope><scope>CBEJK</scope><scope>RIE</scope><scope>RIL</scope></search><sort><creationdate>201011</creationdate><title>A Sub-1V, 1.6mW, 2.06GHz clock generator for mobile SoC applications in 32nm CMOS</title><author>Liu, F J ; Sehyung Jeon ; Tae-Kwang Jang ; Dohyung Kim ; Jihyun Kim ; Jaejin Park ; Byeong-Ha Park</author></sort><facets><frbrtype>5</frbrtype><frbrgroupid>cdi_FETCH-LOGICAL-i90t-5169493b0764a0bf96c96bc7e02a8339af154e0ad11cd3bd4573f11acc80b8bb3</frbrgroupid><rsrctype>conference_proceedings</rsrctype><prefilter>conference_proceedings</prefilter><language>eng</language><creationdate>2010</creationdate><topic>Adaptive Bandwidth</topic><topic>AFC</topic><topic>Bandwidth</topic><topic>Clock Generator</topic><topic>Clocks</topic><topic>CMOS integrated circuits</topic><topic>Phase locked loops</topic><topic>Phase-locked Loop</topic><topic>Tuning</topic><topic>Voltage control</topic><toplevel>online_resources</toplevel><creatorcontrib>Liu, F J</creatorcontrib><creatorcontrib>Sehyung Jeon</creatorcontrib><creatorcontrib>Tae-Kwang Jang</creatorcontrib><creatorcontrib>Dohyung Kim</creatorcontrib><creatorcontrib>Jihyun Kim</creatorcontrib><creatorcontrib>Jaejin Park</creatorcontrib><creatorcontrib>Byeong-Ha Park</creatorcontrib><collection>IEEE Electronic Library (IEL) Conference Proceedings</collection><collection>IEEE Proceedings Order Plan All Online (POP All Online) 1998-present by volume</collection><collection>IEEE Xplore All Conference Proceedings</collection><collection>IEEE Electronic Library (IEL)</collection><collection>IEEE Proceedings Order Plans (POP All) 1998-Present</collection></facets><delivery><delcategory>Remote Search Resource</delcategory><fulltext>fulltext_linktorsrc</fulltext></delivery><addata><au>Liu, F J</au><au>Sehyung Jeon</au><au>Tae-Kwang Jang</au><au>Dohyung Kim</au><au>Jihyun Kim</au><au>Jaejin Park</au><au>Byeong-Ha Park</au><format>book</format><genre>proceeding</genre><ristype>CONF</ristype><atitle>A Sub-1V, 1.6mW, 2.06GHz clock generator for mobile SoC applications in 32nm CMOS</atitle><btitle>2010 International SoC Design Conference</btitle><stitle>SOCDC</stitle><date>2010-11</date><risdate>2010</risdate><spage>342</spage><epage>344</epage><pages>342-344</pages><isbn>1424486335</isbn><isbn>9781424486335</isbn><eisbn>1424486319</eisbn><eisbn>9781424486328</eisbn><eisbn>9781424486311</eisbn><eisbn>1424486327</eisbn><abstract>A fully integrated Phase-Locked Loop (PLL) as a clock generator is described in an advanced 32nm CMOS technology. Features include adaptive bandwidth architecture, automatic frequency calibrator (AFC), a sub-1V V/I converter operation, feedback control to minimize charge-pump current mismatch, and a fully integrated loop filter. The whole PLL measures power consumption of 1.6mW when VCO oscillates at 2.06GHz under the supply voltage of 0.8V. The total die size is 300μm by 300μm, including global power/ground routing, input ESD cells and on-chip power decoupling capacitors. The PLL has a glitch-free post divider to prevent any glitches during the output frequency switching. The circuit has been proven to operate from a 0.8V supply and consumes 1.6mW with the less than 4ps rms jitter over production test.</abstract><pub>IEEE</pub><doi>10.1109/SOCDC.2010.5682902</doi><tpages>3</tpages></addata></record>
fulltext fulltext_linktorsrc
identifier ISBN: 1424486335
ispartof 2010 International SoC Design Conference, 2010, p.342-344
issn
language eng
recordid cdi_ieee_primary_5682902
source IEEE Electronic Library (IEL) Conference Proceedings
subjects Adaptive Bandwidth
AFC
Bandwidth
Clock Generator
Clocks
CMOS integrated circuits
Phase locked loops
Phase-locked Loop
Tuning
Voltage control
title A Sub-1V, 1.6mW, 2.06GHz clock generator for mobile SoC applications in 32nm CMOS
url https://sfx.bib-bvb.de/sfx_tum?ctx_ver=Z39.88-2004&ctx_enc=info:ofi/enc:UTF-8&ctx_tim=2025-01-10T07%3A03%3A08IST&url_ver=Z39.88-2004&url_ctx_fmt=infofi/fmt:kev:mtx:ctx&rfr_id=info:sid/primo.exlibrisgroup.com:primo3-Article-ieee_6IE&rft_val_fmt=info:ofi/fmt:kev:mtx:book&rft.genre=proceeding&rft.atitle=A%20Sub-1V,%201.6mW,%202.06GHz%20clock%20generator%20for%20mobile%20SoC%20applications%20in%2032nm%20CMOS&rft.btitle=2010%20International%20SoC%20Design%20Conference&rft.au=Liu,%20F%20J&rft.date=2010-11&rft.spage=342&rft.epage=344&rft.pages=342-344&rft.isbn=1424486335&rft.isbn_list=9781424486335&rft_id=info:doi/10.1109/SOCDC.2010.5682902&rft_dat=%3Cieee_6IE%3E5682902%3C/ieee_6IE%3E%3Curl%3E%3C/url%3E&rft.eisbn=1424486319&rft.eisbn_list=9781424486328&rft.eisbn_list=9781424486311&rft.eisbn_list=1424486327&disable_directlink=true&sfx.directlink=off&sfx.report_link=0&rft_id=info:oai/&rft_id=info:pmid/&rft_ieee_id=5682902&rfr_iscdi=true