Adapted assembly processes for flip-chip technology with solder bumps of 50 µm or 40 µm diameter
The further miniaturization of electronic packages is driven by a large variety of applications with high requirements on pitch and form factor. This will be conducive to higher I/O-counts and a reduction of the solder bump size. In this work, new cost-efficient solder bumping and adapted assembly t...
Gespeichert in:
Hauptverfasser: | , , , , , |
---|---|
Format: | Tagungsbericht |
Sprache: | eng |
Schlagworte: | |
Online-Zugang: | Volltext bestellen |
Tags: |
Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
|
container_end_page | 8 |
---|---|
container_issue | |
container_start_page | 1 |
container_title | |
container_volume | |
creator | Dohle, Rainer Schüssler, Florian Friedrich, Thomas Gossler, Jörg Oppert, Thomas Franke, Jörg |
description | The further miniaturization of electronic packages is driven by a large variety of applications with high requirements on pitch and form factor. This will be conducive to higher I/O-counts and a reduction of the solder bump size. In this work, new cost-efficient solder bumping and adapted assembly technologies for the processing of flip-chips with a pitch of 100 μm (as well suitable for a pitch of 60 μm) and solder ball diameters of 40 μm or 50 μm, respectively, were demonstrated. The wafer bumping has been realized using a highly efficient wafer level solder sphere transfer process. This technology uses a patterned vacuum plate to simultaneously pick up all of the preformed solder spheres, optically inspect for yield, and then transfer them over to the wafer at once. Initially the flip-chips have been assembled automatically on special BT- and FR4-material using reflow soldering and high performance underfill that has been subject of in-depth investigations. Through this, the long term reliability of the lead free solder joints could be increased significantly on state-of-the-art subtractive printed circuit boards (PCBs) with solder mask. But we found, that a solder bump size of 50 μm seems to be the technological limit when tested according to MILSTD883G, method 1010.8, condition B. That is why we investigated the use of alternative substrates for chips with 40 μm solder bumps as well. For cost efficiency reasons, all processes investigated base upon standard processes of the surface mount technology, but are adapted to the requirements of highly miniaturized components. Our results of the reliability tests will be discussed. Additionally, an analysis of the failure mechanism will be presented. |
doi_str_mv | 10.1109/ESTC.2010.5643014 |
format | Conference Proceeding |
fullrecord | <record><control><sourceid>ieee_6IE</sourceid><recordid>TN_cdi_ieee_primary_5643014</recordid><sourceformat>XML</sourceformat><sourcesystem>PC</sourcesystem><ieee_id>5643014</ieee_id><sourcerecordid>5643014</sourcerecordid><originalsourceid>FETCH-ieee_primary_56430143</originalsourceid><addsrcrecordid>eNp9jk0KwjAUhCMi-NcDiJt3ATVpE61LEcW97iVtX20kMSGpSA_mBTyZBXXrbGY-hoEhZMLonDG6XuyOp-08pi2KJU8o4x0SrVcp4zHnqRCCdsnwB0nSJ1EIV9pKiDRe0gHJNoV0NRYgQ0CT6Qactzm2EKC0Hkqt3CyvlIMa8-pmtb008FB1BcHqAj1kd-MC2BIEhdfTQLvhn1QoabBGPya9UuqA0ddHZLrfnbaHmULEs_PKSN-cv_eT_-0bu29IVA</addsrcrecordid><sourcetype>Publisher</sourcetype><iscdi>true</iscdi><recordtype>conference_proceeding</recordtype></control><display><type>conference_proceeding</type><title>Adapted assembly processes for flip-chip technology with solder bumps of 50 µm or 40 µm diameter</title><source>IEEE Electronic Library (IEL) Conference Proceedings</source><creator>Dohle, Rainer ; Schüssler, Florian ; Friedrich, Thomas ; Gossler, Jörg ; Oppert, Thomas ; Franke, Jörg</creator><creatorcontrib>Dohle, Rainer ; Schüssler, Florian ; Friedrich, Thomas ; Gossler, Jörg ; Oppert, Thomas ; Franke, Jörg</creatorcontrib><description>The further miniaturization of electronic packages is driven by a large variety of applications with high requirements on pitch and form factor. This will be conducive to higher I/O-counts and a reduction of the solder bump size. In this work, new cost-efficient solder bumping and adapted assembly technologies for the processing of flip-chips with a pitch of 100 μm (as well suitable for a pitch of 60 μm) and solder ball diameters of 40 μm or 50 μm, respectively, were demonstrated. The wafer bumping has been realized using a highly efficient wafer level solder sphere transfer process. This technology uses a patterned vacuum plate to simultaneously pick up all of the preformed solder spheres, optically inspect for yield, and then transfer them over to the wafer at once. Initially the flip-chips have been assembled automatically on special BT- and FR4-material using reflow soldering and high performance underfill that has been subject of in-depth investigations. Through this, the long term reliability of the lead free solder joints could be increased significantly on state-of-the-art subtractive printed circuit boards (PCBs) with solder mask. But we found, that a solder bump size of 50 μm seems to be the technological limit when tested according to MILSTD883G, method 1010.8, condition B. That is why we investigated the use of alternative substrates for chips with 40 μm solder bumps as well. For cost efficiency reasons, all processes investigated base upon standard processes of the surface mount technology, but are adapted to the requirements of highly miniaturized components. Our results of the reliability tests will be discussed. Additionally, an analysis of the failure mechanism will be presented.</description><identifier>ISBN: 1424485533</identifier><identifier>ISBN: 9781424485536</identifier><identifier>EISBN: 9781424485550</identifier><identifier>EISBN: 142448555X</identifier><identifier>EISBN: 1424485541</identifier><identifier>EISBN: 9781424485543</identifier><identifier>DOI: 10.1109/ESTC.2010.5643014</identifier><language>eng</language><publisher>IEEE</publisher><subject>Ceramics ; Layout ; Reliability ; Soldering ; Substrates</subject><ispartof>3rd Electronics System Integration Technology Conference ESTC, 2010, p.1-8</ispartof><woscitedreferencessubscribed>false</woscitedreferencessubscribed></display><links><openurl>$$Topenurl_article</openurl><openurlfulltext>$$Topenurlfull_article</openurlfulltext><thumbnail>$$Tsyndetics_thumb_exl</thumbnail><linktohtml>$$Uhttps://ieeexplore.ieee.org/document/5643014$$EHTML$$P50$$Gieee$$H</linktohtml><link.rule.ids>309,310,776,780,785,786,2052,27902,54895</link.rule.ids><linktorsrc>$$Uhttps://ieeexplore.ieee.org/document/5643014$$EView_record_in_IEEE$$FView_record_in_$$GIEEE</linktorsrc></links><search><creatorcontrib>Dohle, Rainer</creatorcontrib><creatorcontrib>Schüssler, Florian</creatorcontrib><creatorcontrib>Friedrich, Thomas</creatorcontrib><creatorcontrib>Gossler, Jörg</creatorcontrib><creatorcontrib>Oppert, Thomas</creatorcontrib><creatorcontrib>Franke, Jörg</creatorcontrib><title>Adapted assembly processes for flip-chip technology with solder bumps of 50 µm or 40 µm diameter</title><title>3rd Electronics System Integration Technology Conference ESTC</title><addtitle>ESTC</addtitle><description>The further miniaturization of electronic packages is driven by a large variety of applications with high requirements on pitch and form factor. This will be conducive to higher I/O-counts and a reduction of the solder bump size. In this work, new cost-efficient solder bumping and adapted assembly technologies for the processing of flip-chips with a pitch of 100 μm (as well suitable for a pitch of 60 μm) and solder ball diameters of 40 μm or 50 μm, respectively, were demonstrated. The wafer bumping has been realized using a highly efficient wafer level solder sphere transfer process. This technology uses a patterned vacuum plate to simultaneously pick up all of the preformed solder spheres, optically inspect for yield, and then transfer them over to the wafer at once. Initially the flip-chips have been assembled automatically on special BT- and FR4-material using reflow soldering and high performance underfill that has been subject of in-depth investigations. Through this, the long term reliability of the lead free solder joints could be increased significantly on state-of-the-art subtractive printed circuit boards (PCBs) with solder mask. But we found, that a solder bump size of 50 μm seems to be the technological limit when tested according to MILSTD883G, method 1010.8, condition B. That is why we investigated the use of alternative substrates for chips with 40 μm solder bumps as well. For cost efficiency reasons, all processes investigated base upon standard processes of the surface mount technology, but are adapted to the requirements of highly miniaturized components. Our results of the reliability tests will be discussed. Additionally, an analysis of the failure mechanism will be presented.</description><subject>Ceramics</subject><subject>Layout</subject><subject>Reliability</subject><subject>Soldering</subject><subject>Substrates</subject><isbn>1424485533</isbn><isbn>9781424485536</isbn><isbn>9781424485550</isbn><isbn>142448555X</isbn><isbn>1424485541</isbn><isbn>9781424485543</isbn><fulltext>true</fulltext><rsrctype>conference_proceeding</rsrctype><creationdate>2010</creationdate><recordtype>conference_proceeding</recordtype><sourceid>6IE</sourceid><sourceid>RIE</sourceid><recordid>eNp9jk0KwjAUhCMi-NcDiJt3ATVpE61LEcW97iVtX20kMSGpSA_mBTyZBXXrbGY-hoEhZMLonDG6XuyOp-08pi2KJU8o4x0SrVcp4zHnqRCCdsnwB0nSJ1EIV9pKiDRe0gHJNoV0NRYgQ0CT6Qactzm2EKC0Hkqt3CyvlIMa8-pmtb008FB1BcHqAj1kd-MC2BIEhdfTQLvhn1QoabBGPya9UuqA0ddHZLrfnbaHmULEs_PKSN-cv_eT_-0bu29IVA</recordid><startdate>201009</startdate><enddate>201009</enddate><creator>Dohle, Rainer</creator><creator>Schüssler, Florian</creator><creator>Friedrich, Thomas</creator><creator>Gossler, Jörg</creator><creator>Oppert, Thomas</creator><creator>Franke, Jörg</creator><general>IEEE</general><scope>6IE</scope><scope>6IL</scope><scope>CBEJK</scope><scope>RIE</scope><scope>RIL</scope></search><sort><creationdate>201009</creationdate><title>Adapted assembly processes for flip-chip technology with solder bumps of 50 µm or 40 µm diameter</title><author>Dohle, Rainer ; Schüssler, Florian ; Friedrich, Thomas ; Gossler, Jörg ; Oppert, Thomas ; Franke, Jörg</author></sort><facets><frbrtype>5</frbrtype><frbrgroupid>cdi_FETCH-ieee_primary_56430143</frbrgroupid><rsrctype>conference_proceedings</rsrctype><prefilter>conference_proceedings</prefilter><language>eng</language><creationdate>2010</creationdate><topic>Ceramics</topic><topic>Layout</topic><topic>Reliability</topic><topic>Soldering</topic><topic>Substrates</topic><toplevel>online_resources</toplevel><creatorcontrib>Dohle, Rainer</creatorcontrib><creatorcontrib>Schüssler, Florian</creatorcontrib><creatorcontrib>Friedrich, Thomas</creatorcontrib><creatorcontrib>Gossler, Jörg</creatorcontrib><creatorcontrib>Oppert, Thomas</creatorcontrib><creatorcontrib>Franke, Jörg</creatorcontrib><collection>IEEE Electronic Library (IEL) Conference Proceedings</collection><collection>IEEE Proceedings Order Plan All Online (POP All Online) 1998-present by volume</collection><collection>IEEE Xplore All Conference Proceedings</collection><collection>IEEE Electronic Library (IEL)</collection><collection>IEEE Proceedings Order Plans (POP All) 1998-Present</collection></facets><delivery><delcategory>Remote Search Resource</delcategory><fulltext>fulltext_linktorsrc</fulltext></delivery><addata><au>Dohle, Rainer</au><au>Schüssler, Florian</au><au>Friedrich, Thomas</au><au>Gossler, Jörg</au><au>Oppert, Thomas</au><au>Franke, Jörg</au><format>book</format><genre>proceeding</genre><ristype>CONF</ristype><atitle>Adapted assembly processes for flip-chip technology with solder bumps of 50 µm or 40 µm diameter</atitle><btitle>3rd Electronics System Integration Technology Conference ESTC</btitle><stitle>ESTC</stitle><date>2010-09</date><risdate>2010</risdate><spage>1</spage><epage>8</epage><pages>1-8</pages><isbn>1424485533</isbn><isbn>9781424485536</isbn><eisbn>9781424485550</eisbn><eisbn>142448555X</eisbn><eisbn>1424485541</eisbn><eisbn>9781424485543</eisbn><abstract>The further miniaturization of electronic packages is driven by a large variety of applications with high requirements on pitch and form factor. This will be conducive to higher I/O-counts and a reduction of the solder bump size. In this work, new cost-efficient solder bumping and adapted assembly technologies for the processing of flip-chips with a pitch of 100 μm (as well suitable for a pitch of 60 μm) and solder ball diameters of 40 μm or 50 μm, respectively, were demonstrated. The wafer bumping has been realized using a highly efficient wafer level solder sphere transfer process. This technology uses a patterned vacuum plate to simultaneously pick up all of the preformed solder spheres, optically inspect for yield, and then transfer them over to the wafer at once. Initially the flip-chips have been assembled automatically on special BT- and FR4-material using reflow soldering and high performance underfill that has been subject of in-depth investigations. Through this, the long term reliability of the lead free solder joints could be increased significantly on state-of-the-art subtractive printed circuit boards (PCBs) with solder mask. But we found, that a solder bump size of 50 μm seems to be the technological limit when tested according to MILSTD883G, method 1010.8, condition B. That is why we investigated the use of alternative substrates for chips with 40 μm solder bumps as well. For cost efficiency reasons, all processes investigated base upon standard processes of the surface mount technology, but are adapted to the requirements of highly miniaturized components. Our results of the reliability tests will be discussed. Additionally, an analysis of the failure mechanism will be presented.</abstract><pub>IEEE</pub><doi>10.1109/ESTC.2010.5643014</doi></addata></record> |
fulltext | fulltext_linktorsrc |
identifier | ISBN: 1424485533 |
ispartof | 3rd Electronics System Integration Technology Conference ESTC, 2010, p.1-8 |
issn | |
language | eng |
recordid | cdi_ieee_primary_5643014 |
source | IEEE Electronic Library (IEL) Conference Proceedings |
subjects | Ceramics Layout Reliability Soldering Substrates |
title | Adapted assembly processes for flip-chip technology with solder bumps of 50 µm or 40 µm diameter |
url | https://sfx.bib-bvb.de/sfx_tum?ctx_ver=Z39.88-2004&ctx_enc=info:ofi/enc:UTF-8&ctx_tim=2025-02-04T12%3A05%3A05IST&url_ver=Z39.88-2004&url_ctx_fmt=infofi/fmt:kev:mtx:ctx&rfr_id=info:sid/primo.exlibrisgroup.com:primo3-Article-ieee_6IE&rft_val_fmt=info:ofi/fmt:kev:mtx:book&rft.genre=proceeding&rft.atitle=Adapted%20assembly%20processes%20for%20flip-chip%20technology%20with%20solder%20bumps%20of%2050%20%C2%B5m%20or%2040%20%C2%B5m%20diameter&rft.btitle=3rd%20Electronics%20System%20Integration%20Technology%20Conference%20ESTC&rft.au=Dohle,%20Rainer&rft.date=2010-09&rft.spage=1&rft.epage=8&rft.pages=1-8&rft.isbn=1424485533&rft.isbn_list=9781424485536&rft_id=info:doi/10.1109/ESTC.2010.5643014&rft_dat=%3Cieee_6IE%3E5643014%3C/ieee_6IE%3E%3Curl%3E%3C/url%3E&rft.eisbn=9781424485550&rft.eisbn_list=142448555X&rft.eisbn_list=1424485541&rft.eisbn_list=9781424485543&disable_directlink=true&sfx.directlink=off&sfx.report_link=0&rft_id=info:oai/&rft_id=info:pmid/&rft_ieee_id=5643014&rfr_iscdi=true |