Unified 3GPP and 3GPP2 turbo encoder FPGA implementation using run-time partial reconfiguration

One key objective of Software Defined radio is to implement multiple standards on common hardware. This can be achieved by partial reconfiguration of Field Programmable Gate Array (FPGA) in which some part of the FPGA remains active while other gets reconfigured. This paper proposes partially reconf...

Ausführliche Beschreibung

Gespeichert in:
Bibliographische Detailangaben
Hauptverfasser: Tripathi, Shikha, Mathur, Rishi, Arya, Jyoti
Format: Tagungsbericht
Sprache:eng
Schlagworte:
Online-Zugang:Volltext bestellen
Tags: Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
container_end_page 8
container_issue
container_start_page 1
container_title
container_volume
creator Tripathi, Shikha
Mathur, Rishi
Arya, Jyoti
description One key objective of Software Defined radio is to implement multiple standards on common hardware. This can be achieved by partial reconfiguration of Field Programmable Gate Array (FPGA) in which some part of the FPGA remains active while other gets reconfigured. This paper proposes partially reconfigurable design of unified turbo encoder of two 3G standards-3GPP and 3GPP2 on FPGA Xilinx Virtex- IV. The design shows substantial improvement in hardware implementation of the interleavers over the previous designs. In order to achieve the best possible results with partial reconfiguration, maximum common functionality from both the turbo encoders has been identified and a unified architecture has been proposed. Novel ways have been devised to perform the computationally intensive operations of the 3GPP interleaver with minimal hardware requirement and least possible number of clock cycles.
doi_str_mv 10.1109/WTS.2010.5479671
format Conference Proceeding
fullrecord <record><control><sourceid>ieee_6IE</sourceid><recordid>TN_cdi_ieee_primary_5479671</recordid><sourceformat>XML</sourceformat><sourcesystem>PC</sourcesystem><ieee_id>5479671</ieee_id><sourcerecordid>5479671</sourcerecordid><originalsourceid>FETCH-LOGICAL-i175t-5d26ae10ba8a5d7a283d9fc829f84185ab73fe15b8fb942896e944f73b41a94e3</originalsourceid><addsrcrecordid>eNo1kEtLw0AcxNcXmNbeBS_7BVL3_TiWYqNQMGCLx7Jp_ltWmk3ZbA5-e8XW08zwG-YwCD1SMqeU2OfPzceckd8khbZK0ys0oYIJoaRU-hoVTFlSGs7VDZpZbf6Z4beooJaLUhJN7tFkGL4IkZIaUqDdNgYfoMW8qmvs4tkwnMfU9Bjivm8h4VVdLXDoTkfoIGaXQx_xOIR4wGmMZQ4d4JNLObgjTrDvow-HMf3VHtCdd8cBZhedou3qZbN8Ldfv1dtysS4D1TKXsmXKASWNM0622jHDW-v3hllvBDXSNZp7oLIxvrGCGavACuE1bwR1VgCfoqfzbgCA3SmFzqXv3eUo_gPYdFfk</addsrcrecordid><sourcetype>Publisher</sourcetype><iscdi>true</iscdi><recordtype>conference_proceeding</recordtype></control><display><type>conference_proceeding</type><title>Unified 3GPP and 3GPP2 turbo encoder FPGA implementation using run-time partial reconfiguration</title><source>IEEE Electronic Library (IEL) Conference Proceedings</source><creator>Tripathi, Shikha ; Mathur, Rishi ; Arya, Jyoti</creator><creatorcontrib>Tripathi, Shikha ; Mathur, Rishi ; Arya, Jyoti</creatorcontrib><description>One key objective of Software Defined radio is to implement multiple standards on common hardware. This can be achieved by partial reconfiguration of Field Programmable Gate Array (FPGA) in which some part of the FPGA remains active while other gets reconfigured. This paper proposes partially reconfigurable design of unified turbo encoder of two 3G standards-3GPP and 3GPP2 on FPGA Xilinx Virtex- IV. The design shows substantial improvement in hardware implementation of the interleavers over the previous designs. In order to achieve the best possible results with partial reconfiguration, maximum common functionality from both the turbo encoders has been identified and a unified architecture has been proposed. Novel ways have been devised to perform the computationally intensive operations of the 3GPP interleaver with minimal hardware requirement and least possible number of clock cycles.</description><identifier>ISSN: 1934-5070</identifier><identifier>ISBN: 9781424465583</identifier><identifier>ISBN: 1424465583</identifier><identifier>EISSN: 2690-8336</identifier><identifier>EISBN: 1424465567</identifier><identifier>EISBN: 9781424465569</identifier><identifier>EISBN: 1424465575</identifier><identifier>EISBN: 9781424465576</identifier><identifier>DOI: 10.1109/WTS.2010.5479671</identifier><language>eng</language><publisher>IEEE</publisher><subject>Circuits ; Computer architecture ; Decoding ; Design engineering ; Field programmable gate arrays ; Hardware ; Interleaver ; Partial Reconfiguration ; Runtime ; Software Defined Radio ; Software radio ; Software standards ; Turbo codes</subject><ispartof>2010 Wireless Telecommunications Symposium (WTS), 2010, p.1-8</ispartof><woscitedreferencessubscribed>false</woscitedreferencessubscribed></display><links><openurl>$$Topenurl_article</openurl><openurlfulltext>$$Topenurlfull_article</openurlfulltext><thumbnail>$$Tsyndetics_thumb_exl</thumbnail><linktohtml>$$Uhttps://ieeexplore.ieee.org/document/5479671$$EHTML$$P50$$Gieee$$H</linktohtml><link.rule.ids>309,310,776,780,785,786,2052,27902,54895</link.rule.ids><linktorsrc>$$Uhttps://ieeexplore.ieee.org/document/5479671$$EView_record_in_IEEE$$FView_record_in_$$GIEEE</linktorsrc></links><search><creatorcontrib>Tripathi, Shikha</creatorcontrib><creatorcontrib>Mathur, Rishi</creatorcontrib><creatorcontrib>Arya, Jyoti</creatorcontrib><title>Unified 3GPP and 3GPP2 turbo encoder FPGA implementation using run-time partial reconfiguration</title><title>2010 Wireless Telecommunications Symposium (WTS)</title><addtitle>WTS</addtitle><description>One key objective of Software Defined radio is to implement multiple standards on common hardware. This can be achieved by partial reconfiguration of Field Programmable Gate Array (FPGA) in which some part of the FPGA remains active while other gets reconfigured. This paper proposes partially reconfigurable design of unified turbo encoder of two 3G standards-3GPP and 3GPP2 on FPGA Xilinx Virtex- IV. The design shows substantial improvement in hardware implementation of the interleavers over the previous designs. In order to achieve the best possible results with partial reconfiguration, maximum common functionality from both the turbo encoders has been identified and a unified architecture has been proposed. Novel ways have been devised to perform the computationally intensive operations of the 3GPP interleaver with minimal hardware requirement and least possible number of clock cycles.</description><subject>Circuits</subject><subject>Computer architecture</subject><subject>Decoding</subject><subject>Design engineering</subject><subject>Field programmable gate arrays</subject><subject>Hardware</subject><subject>Interleaver</subject><subject>Partial Reconfiguration</subject><subject>Runtime</subject><subject>Software Defined Radio</subject><subject>Software radio</subject><subject>Software standards</subject><subject>Turbo codes</subject><issn>1934-5070</issn><issn>2690-8336</issn><isbn>9781424465583</isbn><isbn>1424465583</isbn><isbn>1424465567</isbn><isbn>9781424465569</isbn><isbn>1424465575</isbn><isbn>9781424465576</isbn><fulltext>true</fulltext><rsrctype>conference_proceeding</rsrctype><creationdate>2010</creationdate><recordtype>conference_proceeding</recordtype><sourceid>6IE</sourceid><sourceid>RIE</sourceid><recordid>eNo1kEtLw0AcxNcXmNbeBS_7BVL3_TiWYqNQMGCLx7Jp_ltWmk3ZbA5-e8XW08zwG-YwCD1SMqeU2OfPzceckd8khbZK0ys0oYIJoaRU-hoVTFlSGs7VDZpZbf6Z4beooJaLUhJN7tFkGL4IkZIaUqDdNgYfoMW8qmvs4tkwnMfU9Bjivm8h4VVdLXDoTkfoIGaXQx_xOIR4wGmMZQ4d4JNLObgjTrDvow-HMf3VHtCdd8cBZhedou3qZbN8Ldfv1dtysS4D1TKXsmXKASWNM0622jHDW-v3hllvBDXSNZp7oLIxvrGCGavACuE1bwR1VgCfoqfzbgCA3SmFzqXv3eUo_gPYdFfk</recordid><startdate>201004</startdate><enddate>201004</enddate><creator>Tripathi, Shikha</creator><creator>Mathur, Rishi</creator><creator>Arya, Jyoti</creator><general>IEEE</general><scope>6IE</scope><scope>6IL</scope><scope>CBEJK</scope><scope>RIE</scope><scope>RIL</scope></search><sort><creationdate>201004</creationdate><title>Unified 3GPP and 3GPP2 turbo encoder FPGA implementation using run-time partial reconfiguration</title><author>Tripathi, Shikha ; Mathur, Rishi ; Arya, Jyoti</author></sort><facets><frbrtype>5</frbrtype><frbrgroupid>cdi_FETCH-LOGICAL-i175t-5d26ae10ba8a5d7a283d9fc829f84185ab73fe15b8fb942896e944f73b41a94e3</frbrgroupid><rsrctype>conference_proceedings</rsrctype><prefilter>conference_proceedings</prefilter><language>eng</language><creationdate>2010</creationdate><topic>Circuits</topic><topic>Computer architecture</topic><topic>Decoding</topic><topic>Design engineering</topic><topic>Field programmable gate arrays</topic><topic>Hardware</topic><topic>Interleaver</topic><topic>Partial Reconfiguration</topic><topic>Runtime</topic><topic>Software Defined Radio</topic><topic>Software radio</topic><topic>Software standards</topic><topic>Turbo codes</topic><toplevel>online_resources</toplevel><creatorcontrib>Tripathi, Shikha</creatorcontrib><creatorcontrib>Mathur, Rishi</creatorcontrib><creatorcontrib>Arya, Jyoti</creatorcontrib><collection>IEEE Electronic Library (IEL) Conference Proceedings</collection><collection>IEEE Proceedings Order Plan All Online (POP All Online) 1998-present by volume</collection><collection>IEEE Xplore All Conference Proceedings</collection><collection>IEEE Electronic Library (IEL)</collection><collection>IEEE Proceedings Order Plans (POP All) 1998-Present</collection></facets><delivery><delcategory>Remote Search Resource</delcategory><fulltext>fulltext_linktorsrc</fulltext></delivery><addata><au>Tripathi, Shikha</au><au>Mathur, Rishi</au><au>Arya, Jyoti</au><format>book</format><genre>proceeding</genre><ristype>CONF</ristype><atitle>Unified 3GPP and 3GPP2 turbo encoder FPGA implementation using run-time partial reconfiguration</atitle><btitle>2010 Wireless Telecommunications Symposium (WTS)</btitle><stitle>WTS</stitle><date>2010-04</date><risdate>2010</risdate><spage>1</spage><epage>8</epage><pages>1-8</pages><issn>1934-5070</issn><eissn>2690-8336</eissn><isbn>9781424465583</isbn><isbn>1424465583</isbn><eisbn>1424465567</eisbn><eisbn>9781424465569</eisbn><eisbn>1424465575</eisbn><eisbn>9781424465576</eisbn><abstract>One key objective of Software Defined radio is to implement multiple standards on common hardware. This can be achieved by partial reconfiguration of Field Programmable Gate Array (FPGA) in which some part of the FPGA remains active while other gets reconfigured. This paper proposes partially reconfigurable design of unified turbo encoder of two 3G standards-3GPP and 3GPP2 on FPGA Xilinx Virtex- IV. The design shows substantial improvement in hardware implementation of the interleavers over the previous designs. In order to achieve the best possible results with partial reconfiguration, maximum common functionality from both the turbo encoders has been identified and a unified architecture has been proposed. Novel ways have been devised to perform the computationally intensive operations of the 3GPP interleaver with minimal hardware requirement and least possible number of clock cycles.</abstract><pub>IEEE</pub><doi>10.1109/WTS.2010.5479671</doi><tpages>8</tpages></addata></record>
fulltext fulltext_linktorsrc
identifier ISSN: 1934-5070
ispartof 2010 Wireless Telecommunications Symposium (WTS), 2010, p.1-8
issn 1934-5070
2690-8336
language eng
recordid cdi_ieee_primary_5479671
source IEEE Electronic Library (IEL) Conference Proceedings
subjects Circuits
Computer architecture
Decoding
Design engineering
Field programmable gate arrays
Hardware
Interleaver
Partial Reconfiguration
Runtime
Software Defined Radio
Software radio
Software standards
Turbo codes
title Unified 3GPP and 3GPP2 turbo encoder FPGA implementation using run-time partial reconfiguration
url https://sfx.bib-bvb.de/sfx_tum?ctx_ver=Z39.88-2004&ctx_enc=info:ofi/enc:UTF-8&ctx_tim=2025-01-30T05%3A35%3A14IST&url_ver=Z39.88-2004&url_ctx_fmt=infofi/fmt:kev:mtx:ctx&rfr_id=info:sid/primo.exlibrisgroup.com:primo3-Article-ieee_6IE&rft_val_fmt=info:ofi/fmt:kev:mtx:book&rft.genre=proceeding&rft.atitle=Unified%203GPP%20and%203GPP2%20turbo%20encoder%20FPGA%20implementation%20using%20run-time%20partial%20reconfiguration&rft.btitle=2010%20Wireless%20Telecommunications%20Symposium%20(WTS)&rft.au=Tripathi,%20Shikha&rft.date=2010-04&rft.spage=1&rft.epage=8&rft.pages=1-8&rft.issn=1934-5070&rft.eissn=2690-8336&rft.isbn=9781424465583&rft.isbn_list=1424465583&rft_id=info:doi/10.1109/WTS.2010.5479671&rft_dat=%3Cieee_6IE%3E5479671%3C/ieee_6IE%3E%3Curl%3E%3C/url%3E&rft.eisbn=1424465567&rft.eisbn_list=9781424465569&rft.eisbn_list=1424465575&rft.eisbn_list=9781424465576&disable_directlink=true&sfx.directlink=off&sfx.report_link=0&rft_id=info:oai/&rft_id=info:pmid/&rft_ieee_id=5479671&rfr_iscdi=true