A hybrid radix-4/radix-8 low power, high speed multiplier architecture for wide bit widths
A hybrid radix-4/radix-8 architecture targeted for high bit multipliers is presented as a compromise between the high speed of a radix-4 multiplier architecture and the low power dissipation of a radix-8 multiplier architecture. In this hybrid radix-4/radix-8 multiplier architecture, the performance...
Gespeichert in:
Hauptverfasser: | , |
---|---|
Format: | Tagungsbericht |
Sprache: | eng |
Schlagworte: | |
Online-Zugang: | Volltext bestellen |
Tags: |
Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
|
container_end_page | 56 vol.4 |
---|---|
container_issue | |
container_start_page | 53 |
container_title | |
container_volume | 4 |
creator | Cherkauer, B.S. Friedman, E.G. |
description | A hybrid radix-4/radix-8 architecture targeted for high bit multipliers is presented as a compromise between the high speed of a radix-4 multiplier architecture and the low power dissipation of a radix-8 multiplier architecture. In this hybrid radix-4/radix-8 multiplier architecture, the performance bottleneck of a radix-8 multiplier, the generation of three times the multiplicand for use in generating the radix-8 partial product, is performed in parallel with the reduction of the radix-4 partial products rather than serially, as in a radix-8 multiplier. This hybrid radix-4/radix-8 multiplier architecture requires 13% less power for a 64/spl times/64 bit multiplier, and results in only a 9% increase in delay, as compared with a radix-4 implementation. When supply voltage is scaled such that all multipliers exhibit the same delay, the 64/spl times/64 bit hybrid radix-4/radix-8 multiplier dissipates less power than either the radix-4 or radix-8 multipliers. The hybrid radix-4/radix-8 architecture is therefore appropriate for those applications that must dissipate minimal power and operate at high speeds. |
doi_str_mv | 10.1109/ISCAS.1996.541899 |
format | Conference Proceeding |
fullrecord | <record><control><sourceid>ieee_6IE</sourceid><recordid>TN_cdi_ieee_primary_541899</recordid><sourceformat>XML</sourceformat><sourcesystem>PC</sourcesystem><ieee_id>541899</ieee_id><sourcerecordid>541899</sourcerecordid><originalsourceid>FETCH-LOGICAL-i147t-7e5c522c3bba4ad12eba735ba84d5ac18fa3a40547fc39b859dea58f955f3e903</originalsourceid><addsrcrecordid>eNotkMtKxDAYhQMiKGMfQFd5ANtJmmSSLEvxMjDgYnTjZsjlj410aEkz1Hl7R-rhwPetzuIgdE9JRSnR6-2-bfYV1XpTCU6V1leo0FKRSxkjkrEbVEzTN7mEC1Fv9C36bHB3til6nIyPPyVfL1S4H2Y8DjOkR9zFrw5PI4DHx1Of49hHSNgk18UMLp8S4DAkPEcP2Mb8J7mb7tB1MP0ExT9X6OP56b19LXdvL9u22ZWRcplLCcKJunbMWsONpzVYI5mwRnEvjKMqGGY4EVwGx7RVQnswQgUtRGCgCVuhh2U3AsBhTPFo0vmwHMB-ASKwUeE</addsrcrecordid><sourcetype>Publisher</sourcetype><iscdi>true</iscdi><recordtype>conference_proceeding</recordtype></control><display><type>conference_proceeding</type><title>A hybrid radix-4/radix-8 low power, high speed multiplier architecture for wide bit widths</title><source>IEEE Electronic Library (IEL) Conference Proceedings</source><creator>Cherkauer, B.S. ; Friedman, E.G.</creator><creatorcontrib>Cherkauer, B.S. ; Friedman, E.G.</creatorcontrib><description>A hybrid radix-4/radix-8 architecture targeted for high bit multipliers is presented as a compromise between the high speed of a radix-4 multiplier architecture and the low power dissipation of a radix-8 multiplier architecture. In this hybrid radix-4/radix-8 multiplier architecture, the performance bottleneck of a radix-8 multiplier, the generation of three times the multiplicand for use in generating the radix-8 partial product, is performed in parallel with the reduction of the radix-4 partial products rather than serially, as in a radix-8 multiplier. This hybrid radix-4/radix-8 multiplier architecture requires 13% less power for a 64/spl times/64 bit multiplier, and results in only a 9% increase in delay, as compared with a radix-4 implementation. When supply voltage is scaled such that all multipliers exhibit the same delay, the 64/spl times/64 bit hybrid radix-4/radix-8 multiplier dissipates less power than either the radix-4 or radix-8 multipliers. The hybrid radix-4/radix-8 architecture is therefore appropriate for those applications that must dissipate minimal power and operate at high speeds.</description><identifier>ISBN: 9780780330733</identifier><identifier>ISBN: 0780330730</identifier><identifier>DOI: 10.1109/ISCAS.1996.541899</identifier><language>eng</language><publisher>IEEE</publisher><subject>Arithmetic ; Counting circuits ; Delay ; Educational institutions ; Encoding ; Hybrid power systems ; Modems ; Power dissipation ; Reactive power ; Voltage</subject><ispartof>1996 IEEE International Symposium on Circuits and Systems (ISCAS), 1996, Vol.4, p.53-56 vol.4</ispartof><oa>free_for_read</oa><woscitedreferencessubscribed>false</woscitedreferencessubscribed></display><links><openurl>$$Topenurl_article</openurl><openurlfulltext>$$Topenurlfull_article</openurlfulltext><thumbnail>$$Tsyndetics_thumb_exl</thumbnail><linktohtml>$$Uhttps://ieeexplore.ieee.org/document/541899$$EHTML$$P50$$Gieee$$H</linktohtml><link.rule.ids>309,310,776,780,785,786,2052,4036,4037,27902,54895</link.rule.ids><linktorsrc>$$Uhttps://ieeexplore.ieee.org/document/541899$$EView_record_in_IEEE$$FView_record_in_$$GIEEE</linktorsrc></links><search><creatorcontrib>Cherkauer, B.S.</creatorcontrib><creatorcontrib>Friedman, E.G.</creatorcontrib><title>A hybrid radix-4/radix-8 low power, high speed multiplier architecture for wide bit widths</title><title>1996 IEEE International Symposium on Circuits and Systems (ISCAS)</title><addtitle>ISCAS</addtitle><description>A hybrid radix-4/radix-8 architecture targeted for high bit multipliers is presented as a compromise between the high speed of a radix-4 multiplier architecture and the low power dissipation of a radix-8 multiplier architecture. In this hybrid radix-4/radix-8 multiplier architecture, the performance bottleneck of a radix-8 multiplier, the generation of three times the multiplicand for use in generating the radix-8 partial product, is performed in parallel with the reduction of the radix-4 partial products rather than serially, as in a radix-8 multiplier. This hybrid radix-4/radix-8 multiplier architecture requires 13% less power for a 64/spl times/64 bit multiplier, and results in only a 9% increase in delay, as compared with a radix-4 implementation. When supply voltage is scaled such that all multipliers exhibit the same delay, the 64/spl times/64 bit hybrid radix-4/radix-8 multiplier dissipates less power than either the radix-4 or radix-8 multipliers. The hybrid radix-4/radix-8 architecture is therefore appropriate for those applications that must dissipate minimal power and operate at high speeds.</description><subject>Arithmetic</subject><subject>Counting circuits</subject><subject>Delay</subject><subject>Educational institutions</subject><subject>Encoding</subject><subject>Hybrid power systems</subject><subject>Modems</subject><subject>Power dissipation</subject><subject>Reactive power</subject><subject>Voltage</subject><isbn>9780780330733</isbn><isbn>0780330730</isbn><fulltext>true</fulltext><rsrctype>conference_proceeding</rsrctype><creationdate>1996</creationdate><recordtype>conference_proceeding</recordtype><sourceid>6IE</sourceid><sourceid>RIE</sourceid><recordid>eNotkMtKxDAYhQMiKGMfQFd5ANtJmmSSLEvxMjDgYnTjZsjlj410aEkz1Hl7R-rhwPetzuIgdE9JRSnR6-2-bfYV1XpTCU6V1leo0FKRSxkjkrEbVEzTN7mEC1Fv9C36bHB3til6nIyPPyVfL1S4H2Y8DjOkR9zFrw5PI4DHx1Of49hHSNgk18UMLp8S4DAkPEcP2Mb8J7mb7tB1MP0ExT9X6OP56b19LXdvL9u22ZWRcplLCcKJunbMWsONpzVYI5mwRnEvjKMqGGY4EVwGx7RVQnswQgUtRGCgCVuhh2U3AsBhTPFo0vmwHMB-ASKwUeE</recordid><startdate>1996</startdate><enddate>1996</enddate><creator>Cherkauer, B.S.</creator><creator>Friedman, E.G.</creator><general>IEEE</general><scope>6IE</scope><scope>6IL</scope><scope>CBEJK</scope><scope>RIE</scope><scope>RIL</scope></search><sort><creationdate>1996</creationdate><title>A hybrid radix-4/radix-8 low power, high speed multiplier architecture for wide bit widths</title><author>Cherkauer, B.S. ; Friedman, E.G.</author></sort><facets><frbrtype>5</frbrtype><frbrgroupid>cdi_FETCH-LOGICAL-i147t-7e5c522c3bba4ad12eba735ba84d5ac18fa3a40547fc39b859dea58f955f3e903</frbrgroupid><rsrctype>conference_proceedings</rsrctype><prefilter>conference_proceedings</prefilter><language>eng</language><creationdate>1996</creationdate><topic>Arithmetic</topic><topic>Counting circuits</topic><topic>Delay</topic><topic>Educational institutions</topic><topic>Encoding</topic><topic>Hybrid power systems</topic><topic>Modems</topic><topic>Power dissipation</topic><topic>Reactive power</topic><topic>Voltage</topic><toplevel>online_resources</toplevel><creatorcontrib>Cherkauer, B.S.</creatorcontrib><creatorcontrib>Friedman, E.G.</creatorcontrib><collection>IEEE Electronic Library (IEL) Conference Proceedings</collection><collection>IEEE Proceedings Order Plan All Online (POP All Online) 1998-present by volume</collection><collection>IEEE Xplore All Conference Proceedings</collection><collection>IEEE Electronic Library (IEL)</collection><collection>IEEE Proceedings Order Plans (POP All) 1998-Present</collection></facets><delivery><delcategory>Remote Search Resource</delcategory><fulltext>fulltext_linktorsrc</fulltext></delivery><addata><au>Cherkauer, B.S.</au><au>Friedman, E.G.</au><format>book</format><genre>proceeding</genre><ristype>CONF</ristype><atitle>A hybrid radix-4/radix-8 low power, high speed multiplier architecture for wide bit widths</atitle><btitle>1996 IEEE International Symposium on Circuits and Systems (ISCAS)</btitle><stitle>ISCAS</stitle><date>1996</date><risdate>1996</risdate><volume>4</volume><spage>53</spage><epage>56 vol.4</epage><pages>53-56 vol.4</pages><isbn>9780780330733</isbn><isbn>0780330730</isbn><abstract>A hybrid radix-4/radix-8 architecture targeted for high bit multipliers is presented as a compromise between the high speed of a radix-4 multiplier architecture and the low power dissipation of a radix-8 multiplier architecture. In this hybrid radix-4/radix-8 multiplier architecture, the performance bottleneck of a radix-8 multiplier, the generation of three times the multiplicand for use in generating the radix-8 partial product, is performed in parallel with the reduction of the radix-4 partial products rather than serially, as in a radix-8 multiplier. This hybrid radix-4/radix-8 multiplier architecture requires 13% less power for a 64/spl times/64 bit multiplier, and results in only a 9% increase in delay, as compared with a radix-4 implementation. When supply voltage is scaled such that all multipliers exhibit the same delay, the 64/spl times/64 bit hybrid radix-4/radix-8 multiplier dissipates less power than either the radix-4 or radix-8 multipliers. The hybrid radix-4/radix-8 architecture is therefore appropriate for those applications that must dissipate minimal power and operate at high speeds.</abstract><pub>IEEE</pub><doi>10.1109/ISCAS.1996.541899</doi><oa>free_for_read</oa></addata></record> |
fulltext | fulltext_linktorsrc |
identifier | ISBN: 9780780330733 |
ispartof | 1996 IEEE International Symposium on Circuits and Systems (ISCAS), 1996, Vol.4, p.53-56 vol.4 |
issn | |
language | eng |
recordid | cdi_ieee_primary_541899 |
source | IEEE Electronic Library (IEL) Conference Proceedings |
subjects | Arithmetic Counting circuits Delay Educational institutions Encoding Hybrid power systems Modems Power dissipation Reactive power Voltage |
title | A hybrid radix-4/radix-8 low power, high speed multiplier architecture for wide bit widths |
url | https://sfx.bib-bvb.de/sfx_tum?ctx_ver=Z39.88-2004&ctx_enc=info:ofi/enc:UTF-8&ctx_tim=2025-02-12T10%3A46%3A36IST&url_ver=Z39.88-2004&url_ctx_fmt=infofi/fmt:kev:mtx:ctx&rfr_id=info:sid/primo.exlibrisgroup.com:primo3-Article-ieee_6IE&rft_val_fmt=info:ofi/fmt:kev:mtx:book&rft.genre=proceeding&rft.atitle=A%20hybrid%20radix-4/radix-8%20low%20power,%20high%20speed%20multiplier%20architecture%20for%20wide%20bit%20widths&rft.btitle=1996%20IEEE%20International%20Symposium%20on%20Circuits%20and%20Systems%20(ISCAS)&rft.au=Cherkauer,%20B.S.&rft.date=1996&rft.volume=4&rft.spage=53&rft.epage=56%20vol.4&rft.pages=53-56%20vol.4&rft.isbn=9780780330733&rft.isbn_list=0780330730&rft_id=info:doi/10.1109/ISCAS.1996.541899&rft_dat=%3Cieee_6IE%3E541899%3C/ieee_6IE%3E%3Curl%3E%3C/url%3E&disable_directlink=true&sfx.directlink=off&sfx.report_link=0&rft_id=info:oai/&rft_id=info:pmid/&rft_ieee_id=541899&rfr_iscdi=true |