Novel dual-rail gates structure and their application in 1-bit-full-adder
Superconductive rapid single flux quantum (RSFQ) digital computing system has the tendency to achieve the operating rate of several hundred GHz. Compare to the semiconductor partner, with the pulse width about picoseconds and clock rate of several hundred GHz, the timing uncertainty from fabrication...
Gespeichert in:
Hauptverfasser: | , |
---|---|
Format: | Tagungsbericht |
Sprache: | eng |
Schlagworte: | |
Online-Zugang: | Volltext bestellen |
Tags: |
Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
|
container_end_page | 343 |
---|---|
container_issue | |
container_start_page | 340 |
container_title | |
container_volume | |
creator | Lei Wang Boran Guan |
description | Superconductive rapid single flux quantum (RSFQ) digital computing system has the tendency to achieve the operating rate of several hundred GHz. Compare to the semiconductor partner, with the pulse width about picoseconds and clock rate of several hundred GHz, the timing uncertainty from fabrication process variations makes it impossible to achieve the large scale integrated chip with global synchronization architecture. Many efforts, in this field, have been made to construct the asynchronous RSFQ timing conformation with advanced performances. In this paper, a novel AND gate and a novel universal gate based on dual-rail methodology are proposed. The new gates have the advantages in less Josephson junction count and less signal time delay over the previous published version. A 1-bit-full-adder has been implemented based on the novel gates, the simulation shows that they function well and can be considered as the candidates in the system construction. Furthermore, the properties of the gates circuits have also been analyzed numerically with its sensitivity for parameters and tolerant for margin error. |
doi_str_mv | 10.1109/ASEMD.2009.5306623 |
format | Conference Proceeding |
fullrecord | <record><control><sourceid>ieee_6IE</sourceid><recordid>TN_cdi_ieee_primary_5306623</recordid><sourceformat>XML</sourceformat><sourcesystem>PC</sourcesystem><ieee_id>5306623</ieee_id><sourcerecordid>5306623</sourcerecordid><originalsourceid>FETCH-LOGICAL-i90t-25a52ca5f6ba9a6f221e2f7876355afa381337f90753732479d3d1ef783f3f693</originalsourceid><addsrcrecordid>eNo1kNFKwzAYhSMy0M2-gN7kBVKT_E3SXI4552Dqhbsf_9pEI7EraSr49hac5-bjwMe5OITcCl4Kwe398m39_FBKzm2pgGst4YIU1tSiklUFujZwSeb_RdsZmU9ubYUwxl6RYhg--ZRKyZpX12T7cvp2kbYjRpYwRPqO2Q10yGls8pgcxa6l-cOFRLHvY2gwh1NHQ0cFO4bM_Bgjw7Z16YbMPMbBFWcuyP5xvV89sd3rZrta7liwPDOpUMkGlddHtKi9lMJJb2qjQSn0CLUAMN5yo8CArIxtoRVuMsCD1xYW5O5vNjjnDn0KX5h-Ducn4Bf0eE65</addsrcrecordid><sourcetype>Publisher</sourcetype><iscdi>true</iscdi><recordtype>conference_proceeding</recordtype></control><display><type>conference_proceeding</type><title>Novel dual-rail gates structure and their application in 1-bit-full-adder</title><source>IEEE Electronic Library (IEL) Conference Proceedings</source><creator>Lei Wang ; Boran Guan</creator><creatorcontrib>Lei Wang ; Boran Guan</creatorcontrib><description>Superconductive rapid single flux quantum (RSFQ) digital computing system has the tendency to achieve the operating rate of several hundred GHz. Compare to the semiconductor partner, with the pulse width about picoseconds and clock rate of several hundred GHz, the timing uncertainty from fabrication process variations makes it impossible to achieve the large scale integrated chip with global synchronization architecture. Many efforts, in this field, have been made to construct the asynchronous RSFQ timing conformation with advanced performances. In this paper, a novel AND gate and a novel universal gate based on dual-rail methodology are proposed. The new gates have the advantages in less Josephson junction count and less signal time delay over the previous published version. A 1-bit-full-adder has been implemented based on the novel gates, the simulation shows that they function well and can be considered as the candidates in the system construction. Furthermore, the properties of the gates circuits have also been analyzed numerically with its sensitivity for parameters and tolerant for margin error.</description><identifier>ISBN: 1424436869</identifier><identifier>ISBN: 9781424436866</identifier><identifier>EISBN: 9781424436873</identifier><identifier>EISBN: 1424436877</identifier><identifier>DOI: 10.1109/ASEMD.2009.5306623</identifier><identifier>LCCN: 2008911779</identifier><language>eng</language><publisher>IEEE</publisher><subject>1-bit-full-adder ; Clocks ; delay-insensitive ; Fabrication ; Josephson junctions ; Large scale integration ; logic gate ; Quantum computing ; RSFQ ; Space vector pulse width modulation ; Superconductivity ; Synchronization ; Timing ; Uncertainty</subject><ispartof>2009 International Conference on Applied Superconductivity and Electromagnetic Devices, 2009, p.340-343</ispartof><woscitedreferencessubscribed>false</woscitedreferencessubscribed></display><links><openurl>$$Topenurl_article</openurl><openurlfulltext>$$Topenurlfull_article</openurlfulltext><thumbnail>$$Tsyndetics_thumb_exl</thumbnail><linktohtml>$$Uhttps://ieeexplore.ieee.org/document/5306623$$EHTML$$P50$$Gieee$$H</linktohtml><link.rule.ids>309,310,778,782,787,788,2054,27908,54903</link.rule.ids><linktorsrc>$$Uhttps://ieeexplore.ieee.org/document/5306623$$EView_record_in_IEEE$$FView_record_in_$$GIEEE</linktorsrc></links><search><creatorcontrib>Lei Wang</creatorcontrib><creatorcontrib>Boran Guan</creatorcontrib><title>Novel dual-rail gates structure and their application in 1-bit-full-adder</title><title>2009 International Conference on Applied Superconductivity and Electromagnetic Devices</title><addtitle>ASEMD</addtitle><description>Superconductive rapid single flux quantum (RSFQ) digital computing system has the tendency to achieve the operating rate of several hundred GHz. Compare to the semiconductor partner, with the pulse width about picoseconds and clock rate of several hundred GHz, the timing uncertainty from fabrication process variations makes it impossible to achieve the large scale integrated chip with global synchronization architecture. Many efforts, in this field, have been made to construct the asynchronous RSFQ timing conformation with advanced performances. In this paper, a novel AND gate and a novel universal gate based on dual-rail methodology are proposed. The new gates have the advantages in less Josephson junction count and less signal time delay over the previous published version. A 1-bit-full-adder has been implemented based on the novel gates, the simulation shows that they function well and can be considered as the candidates in the system construction. Furthermore, the properties of the gates circuits have also been analyzed numerically with its sensitivity for parameters and tolerant for margin error.</description><subject>1-bit-full-adder</subject><subject>Clocks</subject><subject>delay-insensitive</subject><subject>Fabrication</subject><subject>Josephson junctions</subject><subject>Large scale integration</subject><subject>logic gate</subject><subject>Quantum computing</subject><subject>RSFQ</subject><subject>Space vector pulse width modulation</subject><subject>Superconductivity</subject><subject>Synchronization</subject><subject>Timing</subject><subject>Uncertainty</subject><isbn>1424436869</isbn><isbn>9781424436866</isbn><isbn>9781424436873</isbn><isbn>1424436877</isbn><fulltext>true</fulltext><rsrctype>conference_proceeding</rsrctype><creationdate>2009</creationdate><recordtype>conference_proceeding</recordtype><sourceid>6IE</sourceid><sourceid>RIE</sourceid><recordid>eNo1kNFKwzAYhSMy0M2-gN7kBVKT_E3SXI4552Dqhbsf_9pEI7EraSr49hac5-bjwMe5OITcCl4Kwe398m39_FBKzm2pgGst4YIU1tSiklUFujZwSeb_RdsZmU9ubYUwxl6RYhg--ZRKyZpX12T7cvp2kbYjRpYwRPqO2Q10yGls8pgcxa6l-cOFRLHvY2gwh1NHQ0cFO4bM_Bgjw7Z16YbMPMbBFWcuyP5xvV89sd3rZrta7liwPDOpUMkGlddHtKi9lMJJb2qjQSn0CLUAMN5yo8CArIxtoRVuMsCD1xYW5O5vNjjnDn0KX5h-Ducn4Bf0eE65</recordid><startdate>200909</startdate><enddate>200909</enddate><creator>Lei Wang</creator><creator>Boran Guan</creator><general>IEEE</general><scope>6IE</scope><scope>6IL</scope><scope>CBEJK</scope><scope>RIE</scope><scope>RIL</scope></search><sort><creationdate>200909</creationdate><title>Novel dual-rail gates structure and their application in 1-bit-full-adder</title><author>Lei Wang ; Boran Guan</author></sort><facets><frbrtype>5</frbrtype><frbrgroupid>cdi_FETCH-LOGICAL-i90t-25a52ca5f6ba9a6f221e2f7876355afa381337f90753732479d3d1ef783f3f693</frbrgroupid><rsrctype>conference_proceedings</rsrctype><prefilter>conference_proceedings</prefilter><language>eng</language><creationdate>2009</creationdate><topic>1-bit-full-adder</topic><topic>Clocks</topic><topic>delay-insensitive</topic><topic>Fabrication</topic><topic>Josephson junctions</topic><topic>Large scale integration</topic><topic>logic gate</topic><topic>Quantum computing</topic><topic>RSFQ</topic><topic>Space vector pulse width modulation</topic><topic>Superconductivity</topic><topic>Synchronization</topic><topic>Timing</topic><topic>Uncertainty</topic><toplevel>online_resources</toplevel><creatorcontrib>Lei Wang</creatorcontrib><creatorcontrib>Boran Guan</creatorcontrib><collection>IEEE Electronic Library (IEL) Conference Proceedings</collection><collection>IEEE Proceedings Order Plan All Online (POP All Online) 1998-present by volume</collection><collection>IEEE Xplore All Conference Proceedings</collection><collection>IEEE Electronic Library (IEL)</collection><collection>IEEE Proceedings Order Plans (POP All) 1998-Present</collection></facets><delivery><delcategory>Remote Search Resource</delcategory><fulltext>fulltext_linktorsrc</fulltext></delivery><addata><au>Lei Wang</au><au>Boran Guan</au><format>book</format><genre>proceeding</genre><ristype>CONF</ristype><atitle>Novel dual-rail gates structure and their application in 1-bit-full-adder</atitle><btitle>2009 International Conference on Applied Superconductivity and Electromagnetic Devices</btitle><stitle>ASEMD</stitle><date>2009-09</date><risdate>2009</risdate><spage>340</spage><epage>343</epage><pages>340-343</pages><isbn>1424436869</isbn><isbn>9781424436866</isbn><eisbn>9781424436873</eisbn><eisbn>1424436877</eisbn><abstract>Superconductive rapid single flux quantum (RSFQ) digital computing system has the tendency to achieve the operating rate of several hundred GHz. Compare to the semiconductor partner, with the pulse width about picoseconds and clock rate of several hundred GHz, the timing uncertainty from fabrication process variations makes it impossible to achieve the large scale integrated chip with global synchronization architecture. Many efforts, in this field, have been made to construct the asynchronous RSFQ timing conformation with advanced performances. In this paper, a novel AND gate and a novel universal gate based on dual-rail methodology are proposed. The new gates have the advantages in less Josephson junction count and less signal time delay over the previous published version. A 1-bit-full-adder has been implemented based on the novel gates, the simulation shows that they function well and can be considered as the candidates in the system construction. Furthermore, the properties of the gates circuits have also been analyzed numerically with its sensitivity for parameters and tolerant for margin error.</abstract><pub>IEEE</pub><doi>10.1109/ASEMD.2009.5306623</doi><tpages>4</tpages></addata></record> |
fulltext | fulltext_linktorsrc |
identifier | ISBN: 1424436869 |
ispartof | 2009 International Conference on Applied Superconductivity and Electromagnetic Devices, 2009, p.340-343 |
issn | |
language | eng |
recordid | cdi_ieee_primary_5306623 |
source | IEEE Electronic Library (IEL) Conference Proceedings |
subjects | 1-bit-full-adder Clocks delay-insensitive Fabrication Josephson junctions Large scale integration logic gate Quantum computing RSFQ Space vector pulse width modulation Superconductivity Synchronization Timing Uncertainty |
title | Novel dual-rail gates structure and their application in 1-bit-full-adder |
url | https://sfx.bib-bvb.de/sfx_tum?ctx_ver=Z39.88-2004&ctx_enc=info:ofi/enc:UTF-8&ctx_tim=2025-01-16T16%3A08%3A40IST&url_ver=Z39.88-2004&url_ctx_fmt=infofi/fmt:kev:mtx:ctx&rfr_id=info:sid/primo.exlibrisgroup.com:primo3-Article-ieee_6IE&rft_val_fmt=info:ofi/fmt:kev:mtx:book&rft.genre=proceeding&rft.atitle=Novel%20dual-rail%20gates%20structure%20and%20their%20application%20in%201-bit-full-adder&rft.btitle=2009%20International%20Conference%20on%20Applied%20Superconductivity%20and%20Electromagnetic%20Devices&rft.au=Lei%20Wang&rft.date=2009-09&rft.spage=340&rft.epage=343&rft.pages=340-343&rft.isbn=1424436869&rft.isbn_list=9781424436866&rft_id=info:doi/10.1109/ASEMD.2009.5306623&rft_dat=%3Cieee_6IE%3E5306623%3C/ieee_6IE%3E%3Curl%3E%3C/url%3E&rft.eisbn=9781424436873&rft.eisbn_list=1424436877&disable_directlink=true&sfx.directlink=off&sfx.report_link=0&rft_id=info:oai/&rft_id=info:pmid/&rft_ieee_id=5306623&rfr_iscdi=true |