Optimization and Implementation of H.264 Encoder on Symmetric Multi-processor Platform
The H.264 video coding standard has achieved a significant improvement in coding efficiency over previous standards. However, the computational complexity of the H.264 encoder is increased drastically, which results practical difficulties in its implementation on the embedded platform. This paper pr...
Gespeichert in:
Hauptverfasser: | , , |
---|---|
Format: | Tagungsbericht |
Sprache: | eng |
Schlagworte: | |
Online-Zugang: | Volltext bestellen |
Tags: |
Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
|
container_end_page | 269 |
---|---|
container_issue | |
container_start_page | 265 |
container_title | |
container_volume | 6 |
creator | Kun Ouyang Qing Ouyang Zhengda Zhou |
description | The H.264 video coding standard has achieved a significant improvement in coding efficiency over previous standards. However, the computational complexity of the H.264 encoder is increased drastically, which results practical difficulties in its implementation on the embedded platform. This paper presents two implementation techniques to optimize the H.264 encoder on the embedded symmetric multiprocessor architecture. We propose a coarse-grained functional partitioning method to balance the load of the encoder among the cores with small overhead of synchronization. On the other hand, we present a memory management optimization method to exploit the memory subsystem on the embedded platform effectively for the H.264 encoder. The experimental results demonstrate that, for the video sequences with VGA format, the performance of the optimized H.264 encoder is greatly improved. |
doi_str_mv | 10.1109/CSIE.2009.740 |
format | Conference Proceeding |
fullrecord | <record><control><sourceid>ieee_6IE</sourceid><recordid>TN_cdi_ieee_primary_5170702</recordid><sourceformat>XML</sourceformat><sourcesystem>PC</sourcesystem><ieee_id>5170702</ieee_id><sourcerecordid>5170702</sourcerecordid><originalsourceid>FETCH-LOGICAL-i90t-73f2b69686ee6df30665c7d81b00c9c52332f19b19faead72bc227aeb18ed97b3</originalsourceid><addsrcrecordid>eNotzEFLwzAYgOGACMrc0ZOX_IHWL8marzlKqW4wmbDhdaTpF4g0bUnjYf56hXl64Tm8jD0KKIUA89wcd20pAUyJG7hha4M1oDaVqgA3d2y9LF8AIIzGCvU9-zzMOcTwY3OYRm7Hnu_iPFCkMV9p8nxbSr3h7eimnhL_s-MlRsopOP7-PeRQzGlytCxT4h-DzX5K8YHdejsstP7vip1e21OzLfaHt13zsi-CgVyg8rLTRteaSPdegdaVw74WHYAzrpJKSS9MJ4y3ZHuUnZMSLXWipt5gp1bs6boNRHSeU4g2Xc6VQECQ6hfdE09x</addsrcrecordid><sourcetype>Publisher</sourcetype><iscdi>true</iscdi><recordtype>conference_proceeding</recordtype></control><display><type>conference_proceeding</type><title>Optimization and Implementation of H.264 Encoder on Symmetric Multi-processor Platform</title><source>IEEE Electronic Library (IEL) Conference Proceedings</source><creator>Kun Ouyang ; Qing Ouyang ; Zhengda Zhou</creator><creatorcontrib>Kun Ouyang ; Qing Ouyang ; Zhengda Zhou</creatorcontrib><description>The H.264 video coding standard has achieved a significant improvement in coding efficiency over previous standards. However, the computational complexity of the H.264 encoder is increased drastically, which results practical difficulties in its implementation on the embedded platform. This paper presents two implementation techniques to optimize the H.264 encoder on the embedded symmetric multiprocessor architecture. We propose a coarse-grained functional partitioning method to balance the load of the encoder among the cores with small overhead of synchronization. On the other hand, we present a memory management optimization method to exploit the memory subsystem on the embedded platform effectively for the H.264 encoder. The experimental results demonstrate that, for the video sequences with VGA format, the performance of the optimized H.264 encoder is greatly improved.</description><identifier>ISBN: 9780769535074</identifier><identifier>ISBN: 0769535070</identifier><identifier>DOI: 10.1109/CSIE.2009.740</identifier><language>eng</language><publisher>IEEE</publisher><subject>Computational complexity ; Computer architecture ; Computer science ; Educational institutions ; Embedded computing ; embedded system ; Encoding ; H.264 ; Memory management ; Optimization methods ; Parallel processing ; symmetric multi-processor ; Video coding</subject><ispartof>2009 WRI World Congress on Computer Science and Information Engineering, 2009, Vol.6, p.265-269</ispartof><woscitedreferencessubscribed>false</woscitedreferencessubscribed></display><links><openurl>$$Topenurl_article</openurl><openurlfulltext>$$Topenurlfull_article</openurlfulltext><thumbnail>$$Tsyndetics_thumb_exl</thumbnail><linktohtml>$$Uhttps://ieeexplore.ieee.org/document/5170702$$EHTML$$P50$$Gieee$$H</linktohtml><link.rule.ids>309,310,780,784,789,790,2058,27925,54920</link.rule.ids><linktorsrc>$$Uhttps://ieeexplore.ieee.org/document/5170702$$EView_record_in_IEEE$$FView_record_in_$$GIEEE</linktorsrc></links><search><creatorcontrib>Kun Ouyang</creatorcontrib><creatorcontrib>Qing Ouyang</creatorcontrib><creatorcontrib>Zhengda Zhou</creatorcontrib><title>Optimization and Implementation of H.264 Encoder on Symmetric Multi-processor Platform</title><title>2009 WRI World Congress on Computer Science and Information Engineering</title><addtitle>CSIE</addtitle><description>The H.264 video coding standard has achieved a significant improvement in coding efficiency over previous standards. However, the computational complexity of the H.264 encoder is increased drastically, which results practical difficulties in its implementation on the embedded platform. This paper presents two implementation techniques to optimize the H.264 encoder on the embedded symmetric multiprocessor architecture. We propose a coarse-grained functional partitioning method to balance the load of the encoder among the cores with small overhead of synchronization. On the other hand, we present a memory management optimization method to exploit the memory subsystem on the embedded platform effectively for the H.264 encoder. The experimental results demonstrate that, for the video sequences with VGA format, the performance of the optimized H.264 encoder is greatly improved.</description><subject>Computational complexity</subject><subject>Computer architecture</subject><subject>Computer science</subject><subject>Educational institutions</subject><subject>Embedded computing</subject><subject>embedded system</subject><subject>Encoding</subject><subject>H.264</subject><subject>Memory management</subject><subject>Optimization methods</subject><subject>Parallel processing</subject><subject>symmetric multi-processor</subject><subject>Video coding</subject><isbn>9780769535074</isbn><isbn>0769535070</isbn><fulltext>true</fulltext><rsrctype>conference_proceeding</rsrctype><creationdate>2009</creationdate><recordtype>conference_proceeding</recordtype><sourceid>6IE</sourceid><sourceid>RIE</sourceid><recordid>eNotzEFLwzAYgOGACMrc0ZOX_IHWL8marzlKqW4wmbDhdaTpF4g0bUnjYf56hXl64Tm8jD0KKIUA89wcd20pAUyJG7hha4M1oDaVqgA3d2y9LF8AIIzGCvU9-zzMOcTwY3OYRm7Hnu_iPFCkMV9p8nxbSr3h7eimnhL_s-MlRsopOP7-PeRQzGlytCxT4h-DzX5K8YHdejsstP7vip1e21OzLfaHt13zsi-CgVyg8rLTRteaSPdegdaVw74WHYAzrpJKSS9MJ4y3ZHuUnZMSLXWipt5gp1bs6boNRHSeU4g2Xc6VQECQ6hfdE09x</recordid><startdate>200903</startdate><enddate>200903</enddate><creator>Kun Ouyang</creator><creator>Qing Ouyang</creator><creator>Zhengda Zhou</creator><general>IEEE</general><scope>6IE</scope><scope>6IL</scope><scope>CBEJK</scope><scope>RIE</scope><scope>RIL</scope></search><sort><creationdate>200903</creationdate><title>Optimization and Implementation of H.264 Encoder on Symmetric Multi-processor Platform</title><author>Kun Ouyang ; Qing Ouyang ; Zhengda Zhou</author></sort><facets><frbrtype>5</frbrtype><frbrgroupid>cdi_FETCH-LOGICAL-i90t-73f2b69686ee6df30665c7d81b00c9c52332f19b19faead72bc227aeb18ed97b3</frbrgroupid><rsrctype>conference_proceedings</rsrctype><prefilter>conference_proceedings</prefilter><language>eng</language><creationdate>2009</creationdate><topic>Computational complexity</topic><topic>Computer architecture</topic><topic>Computer science</topic><topic>Educational institutions</topic><topic>Embedded computing</topic><topic>embedded system</topic><topic>Encoding</topic><topic>H.264</topic><topic>Memory management</topic><topic>Optimization methods</topic><topic>Parallel processing</topic><topic>symmetric multi-processor</topic><topic>Video coding</topic><toplevel>online_resources</toplevel><creatorcontrib>Kun Ouyang</creatorcontrib><creatorcontrib>Qing Ouyang</creatorcontrib><creatorcontrib>Zhengda Zhou</creatorcontrib><collection>IEEE Electronic Library (IEL) Conference Proceedings</collection><collection>IEEE Proceedings Order Plan All Online (POP All Online) 1998-present by volume</collection><collection>IEEE Xplore All Conference Proceedings</collection><collection>IEEE Electronic Library (IEL)</collection><collection>IEEE Proceedings Order Plans (POP All) 1998-Present</collection></facets><delivery><delcategory>Remote Search Resource</delcategory><fulltext>fulltext_linktorsrc</fulltext></delivery><addata><au>Kun Ouyang</au><au>Qing Ouyang</au><au>Zhengda Zhou</au><format>book</format><genre>proceeding</genre><ristype>CONF</ristype><atitle>Optimization and Implementation of H.264 Encoder on Symmetric Multi-processor Platform</atitle><btitle>2009 WRI World Congress on Computer Science and Information Engineering</btitle><stitle>CSIE</stitle><date>2009-03</date><risdate>2009</risdate><volume>6</volume><spage>265</spage><epage>269</epage><pages>265-269</pages><isbn>9780769535074</isbn><isbn>0769535070</isbn><abstract>The H.264 video coding standard has achieved a significant improvement in coding efficiency over previous standards. However, the computational complexity of the H.264 encoder is increased drastically, which results practical difficulties in its implementation on the embedded platform. This paper presents two implementation techniques to optimize the H.264 encoder on the embedded symmetric multiprocessor architecture. We propose a coarse-grained functional partitioning method to balance the load of the encoder among the cores with small overhead of synchronization. On the other hand, we present a memory management optimization method to exploit the memory subsystem on the embedded platform effectively for the H.264 encoder. The experimental results demonstrate that, for the video sequences with VGA format, the performance of the optimized H.264 encoder is greatly improved.</abstract><pub>IEEE</pub><doi>10.1109/CSIE.2009.740</doi><tpages>5</tpages></addata></record> |
fulltext | fulltext_linktorsrc |
identifier | ISBN: 9780769535074 |
ispartof | 2009 WRI World Congress on Computer Science and Information Engineering, 2009, Vol.6, p.265-269 |
issn | |
language | eng |
recordid | cdi_ieee_primary_5170702 |
source | IEEE Electronic Library (IEL) Conference Proceedings |
subjects | Computational complexity Computer architecture Computer science Educational institutions Embedded computing embedded system Encoding H.264 Memory management Optimization methods Parallel processing symmetric multi-processor Video coding |
title | Optimization and Implementation of H.264 Encoder on Symmetric Multi-processor Platform |
url | https://sfx.bib-bvb.de/sfx_tum?ctx_ver=Z39.88-2004&ctx_enc=info:ofi/enc:UTF-8&ctx_tim=2024-12-27T16%3A55%3A17IST&url_ver=Z39.88-2004&url_ctx_fmt=infofi/fmt:kev:mtx:ctx&rfr_id=info:sid/primo.exlibrisgroup.com:primo3-Article-ieee_6IE&rft_val_fmt=info:ofi/fmt:kev:mtx:book&rft.genre=proceeding&rft.atitle=Optimization%20and%20Implementation%20of%20H.264%20Encoder%20on%20Symmetric%20Multi-processor%20Platform&rft.btitle=2009%20WRI%20World%20Congress%20on%20Computer%20Science%20and%20Information%20Engineering&rft.au=Kun%20Ouyang&rft.date=2009-03&rft.volume=6&rft.spage=265&rft.epage=269&rft.pages=265-269&rft.isbn=9780769535074&rft.isbn_list=0769535070&rft_id=info:doi/10.1109/CSIE.2009.740&rft_dat=%3Cieee_6IE%3E5170702%3C/ieee_6IE%3E%3Curl%3E%3C/url%3E&disable_directlink=true&sfx.directlink=off&sfx.report_link=0&rft_id=info:oai/&rft_id=info:pmid/&rft_ieee_id=5170702&rfr_iscdi=true |