Design and architecture of spatial multiplexing MIMO decoders for FPGAs

Spatial multiplexing multiple-input-multiple-output (MIMO) communication systems have recently drawn significant attention as a means to achieve tremendous gains in wireless system capacity and link reliability. The optimal hard decision detection for MIMO wireless systems is the maximum likelihood...

Ausführliche Beschreibung

Gespeichert in:
Bibliographische Detailangaben
Hauptverfasser: Dick, C., Amiri, K., Cavallaro, J.R., Rao, R.
Format: Tagungsbericht
Sprache:eng
Schlagworte:
Online-Zugang:Volltext bestellen
Tags: Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
container_end_page 164
container_issue
container_start_page 160
container_title
container_volume
creator Dick, C.
Amiri, K.
Cavallaro, J.R.
Rao, R.
description Spatial multiplexing multiple-input-multiple-output (MIMO) communication systems have recently drawn significant attention as a means to achieve tremendous gains in wireless system capacity and link reliability. The optimal hard decision detection for MIMO wireless systems is the maximum likelihood (ML) detector. ML detection is attractive due to its superior performance (in terms of BER). However, direct implementation grows exponentially with the number of antennas and the modulation scheme, making its ASIC or FPGA implementation infeasible for all but low-density modulation schemes using a small number of antennas. Sphere decoding (SD) solves the ML detection problem in a computationally efficient manner. However, even with this complexity reduction, real-time implementation on a DSP processor is generally not feasible and high-performance parallel computing platforms such as FPGAs are increasingly being employed for this class of applications. The sphere detection problem affords many opportunities for algorithm and micro-architecture optimizations and tradeoffs. This paper provides an overview of techniques to simplify and minimize FPGA resource utilization of sphere detectors for high-performance low-latency systems.
doi_str_mv 10.1109/ACSSC.2008.5074383
format Conference Proceeding
fullrecord <record><control><sourceid>ieee_6IE</sourceid><recordid>TN_cdi_ieee_primary_5074383</recordid><sourceformat>XML</sourceformat><sourcesystem>PC</sourcesystem><ieee_id>5074383</ieee_id><sourcerecordid>5074383</sourcerecordid><originalsourceid>FETCH-LOGICAL-i219t-1e2147561205728c4a639c83e9455eb80fc43813016d5349bc8a83a989bb65d53</originalsourceid><addsrcrecordid>eNo1UNtKw0AUXG9grPkBfdkfSDx7S3YfQ7S10FKh-lw2m5O6kqYhm4L-vQHrvAzMwDAzhDwwSBkD81SU222ZcgCdKsil0OKC3DHJpeRGMn5JIq7yLOECxBWJTa7_PYBrEjFQOsmEEbckDuELJkgltNERWTxj8PuO2q6mdnCffkQ3ngakx4aG3o7etvRwakfft_jtuz1dL9cbWqM71jgE2hwHOn9bFOGe3DS2DRifeUY-5i_v5Wuy2iyWZbFKPGdmTBhyJnOVMQ4q59pJO9VyWqCRSmGloXHTOCaAZbUS0lROWy2s0aaqMjVJM_L4l-sRcdcP_mCHn935E_ELBeNO5g</addsrcrecordid><sourcetype>Publisher</sourcetype><iscdi>true</iscdi><recordtype>conference_proceeding</recordtype></control><display><type>conference_proceeding</type><title>Design and architecture of spatial multiplexing MIMO decoders for FPGAs</title><source>IEEE Electronic Library (IEL) Conference Proceedings</source><creator>Dick, C. ; Amiri, K. ; Cavallaro, J.R. ; Rao, R.</creator><creatorcontrib>Dick, C. ; Amiri, K. ; Cavallaro, J.R. ; Rao, R.</creatorcontrib><description>Spatial multiplexing multiple-input-multiple-output (MIMO) communication systems have recently drawn significant attention as a means to achieve tremendous gains in wireless system capacity and link reliability. The optimal hard decision detection for MIMO wireless systems is the maximum likelihood (ML) detector. ML detection is attractive due to its superior performance (in terms of BER). However, direct implementation grows exponentially with the number of antennas and the modulation scheme, making its ASIC or FPGA implementation infeasible for all but low-density modulation schemes using a small number of antennas. Sphere decoding (SD) solves the ML detection problem in a computationally efficient manner. However, even with this complexity reduction, real-time implementation on a DSP processor is generally not feasible and high-performance parallel computing platforms such as FPGAs are increasingly being employed for this class of applications. The sphere detection problem affords many opportunities for algorithm and micro-architecture optimizations and tradeoffs. This paper provides an overview of techniques to simplify and minimize FPGA resource utilization of sphere detectors for high-performance low-latency systems.</description><identifier>ISSN: 1058-6393</identifier><identifier>ISBN: 9781424429400</identifier><identifier>ISBN: 1424429404</identifier><identifier>EISSN: 2576-2303</identifier><identifier>EISBN: 1424429412</identifier><identifier>EISBN: 9781424429417</identifier><identifier>DOI: 10.1109/ACSSC.2008.5074383</identifier><language>eng</language><publisher>IEEE</publisher><subject>Application specific integrated circuits ; Bit error rate ; Detectors ; Digital signal processing ; Field programmable gate arrays ; Maximum likelihood decoding ; Maximum likelihood detection ; MIMO ; Parallel processing ; Resource management</subject><ispartof>2008 42nd Asilomar Conference on Signals, Systems and Computers, 2008, p.160-164</ispartof><oa>free_for_read</oa><woscitedreferencessubscribed>false</woscitedreferencessubscribed></display><links><openurl>$$Topenurl_article</openurl><openurlfulltext>$$Topenurlfull_article</openurlfulltext><thumbnail>$$Tsyndetics_thumb_exl</thumbnail><linktohtml>$$Uhttps://ieeexplore.ieee.org/document/5074383$$EHTML$$P50$$Gieee$$H</linktohtml><link.rule.ids>309,310,780,784,789,790,2058,27925,54920</link.rule.ids><linktorsrc>$$Uhttps://ieeexplore.ieee.org/document/5074383$$EView_record_in_IEEE$$FView_record_in_$$GIEEE</linktorsrc></links><search><creatorcontrib>Dick, C.</creatorcontrib><creatorcontrib>Amiri, K.</creatorcontrib><creatorcontrib>Cavallaro, J.R.</creatorcontrib><creatorcontrib>Rao, R.</creatorcontrib><title>Design and architecture of spatial multiplexing MIMO decoders for FPGAs</title><title>2008 42nd Asilomar Conference on Signals, Systems and Computers</title><addtitle>ACSSC</addtitle><description>Spatial multiplexing multiple-input-multiple-output (MIMO) communication systems have recently drawn significant attention as a means to achieve tremendous gains in wireless system capacity and link reliability. The optimal hard decision detection for MIMO wireless systems is the maximum likelihood (ML) detector. ML detection is attractive due to its superior performance (in terms of BER). However, direct implementation grows exponentially with the number of antennas and the modulation scheme, making its ASIC or FPGA implementation infeasible for all but low-density modulation schemes using a small number of antennas. Sphere decoding (SD) solves the ML detection problem in a computationally efficient manner. However, even with this complexity reduction, real-time implementation on a DSP processor is generally not feasible and high-performance parallel computing platforms such as FPGAs are increasingly being employed for this class of applications. The sphere detection problem affords many opportunities for algorithm and micro-architecture optimizations and tradeoffs. This paper provides an overview of techniques to simplify and minimize FPGA resource utilization of sphere detectors for high-performance low-latency systems.</description><subject>Application specific integrated circuits</subject><subject>Bit error rate</subject><subject>Detectors</subject><subject>Digital signal processing</subject><subject>Field programmable gate arrays</subject><subject>Maximum likelihood decoding</subject><subject>Maximum likelihood detection</subject><subject>MIMO</subject><subject>Parallel processing</subject><subject>Resource management</subject><issn>1058-6393</issn><issn>2576-2303</issn><isbn>9781424429400</isbn><isbn>1424429404</isbn><isbn>1424429412</isbn><isbn>9781424429417</isbn><fulltext>true</fulltext><rsrctype>conference_proceeding</rsrctype><creationdate>2008</creationdate><recordtype>conference_proceeding</recordtype><sourceid>6IE</sourceid><sourceid>RIE</sourceid><recordid>eNo1UNtKw0AUXG9grPkBfdkfSDx7S3YfQ7S10FKh-lw2m5O6kqYhm4L-vQHrvAzMwDAzhDwwSBkD81SU222ZcgCdKsil0OKC3DHJpeRGMn5JIq7yLOECxBWJTa7_PYBrEjFQOsmEEbckDuELJkgltNERWTxj8PuO2q6mdnCffkQ3ngakx4aG3o7etvRwakfft_jtuz1dL9cbWqM71jgE2hwHOn9bFOGe3DS2DRifeUY-5i_v5Wuy2iyWZbFKPGdmTBhyJnOVMQ4q59pJO9VyWqCRSmGloXHTOCaAZbUS0lROWy2s0aaqMjVJM_L4l-sRcdcP_mCHn935E_ELBeNO5g</recordid><startdate>20080101</startdate><enddate>20080101</enddate><creator>Dick, C.</creator><creator>Amiri, K.</creator><creator>Cavallaro, J.R.</creator><creator>Rao, R.</creator><general>IEEE</general><scope>6IE</scope><scope>6IH</scope><scope>CBEJK</scope><scope>RIE</scope><scope>RIO</scope></search><sort><creationdate>20080101</creationdate><title>Design and architecture of spatial multiplexing MIMO decoders for FPGAs</title><author>Dick, C. ; Amiri, K. ; Cavallaro, J.R. ; Rao, R.</author></sort><facets><frbrtype>5</frbrtype><frbrgroupid>cdi_FETCH-LOGICAL-i219t-1e2147561205728c4a639c83e9455eb80fc43813016d5349bc8a83a989bb65d53</frbrgroupid><rsrctype>conference_proceedings</rsrctype><prefilter>conference_proceedings</prefilter><language>eng</language><creationdate>2008</creationdate><topic>Application specific integrated circuits</topic><topic>Bit error rate</topic><topic>Detectors</topic><topic>Digital signal processing</topic><topic>Field programmable gate arrays</topic><topic>Maximum likelihood decoding</topic><topic>Maximum likelihood detection</topic><topic>MIMO</topic><topic>Parallel processing</topic><topic>Resource management</topic><toplevel>online_resources</toplevel><creatorcontrib>Dick, C.</creatorcontrib><creatorcontrib>Amiri, K.</creatorcontrib><creatorcontrib>Cavallaro, J.R.</creatorcontrib><creatorcontrib>Rao, R.</creatorcontrib><collection>IEEE Electronic Library (IEL) Conference Proceedings</collection><collection>IEEE Proceedings Order Plan (POP) 1998-present by volume</collection><collection>IEEE Xplore All Conference Proceedings</collection><collection>IEEE Electronic Library (IEL)</collection><collection>IEEE Proceedings Order Plans (POP) 1998-present</collection></facets><delivery><delcategory>Remote Search Resource</delcategory><fulltext>fulltext_linktorsrc</fulltext></delivery><addata><au>Dick, C.</au><au>Amiri, K.</au><au>Cavallaro, J.R.</au><au>Rao, R.</au><format>book</format><genre>proceeding</genre><ristype>CONF</ristype><atitle>Design and architecture of spatial multiplexing MIMO decoders for FPGAs</atitle><btitle>2008 42nd Asilomar Conference on Signals, Systems and Computers</btitle><stitle>ACSSC</stitle><date>2008-01-01</date><risdate>2008</risdate><spage>160</spage><epage>164</epage><pages>160-164</pages><issn>1058-6393</issn><eissn>2576-2303</eissn><isbn>9781424429400</isbn><isbn>1424429404</isbn><eisbn>1424429412</eisbn><eisbn>9781424429417</eisbn><abstract>Spatial multiplexing multiple-input-multiple-output (MIMO) communication systems have recently drawn significant attention as a means to achieve tremendous gains in wireless system capacity and link reliability. The optimal hard decision detection for MIMO wireless systems is the maximum likelihood (ML) detector. ML detection is attractive due to its superior performance (in terms of BER). However, direct implementation grows exponentially with the number of antennas and the modulation scheme, making its ASIC or FPGA implementation infeasible for all but low-density modulation schemes using a small number of antennas. Sphere decoding (SD) solves the ML detection problem in a computationally efficient manner. However, even with this complexity reduction, real-time implementation on a DSP processor is generally not feasible and high-performance parallel computing platforms such as FPGAs are increasingly being employed for this class of applications. The sphere detection problem affords many opportunities for algorithm and micro-architecture optimizations and tradeoffs. This paper provides an overview of techniques to simplify and minimize FPGA resource utilization of sphere detectors for high-performance low-latency systems.</abstract><pub>IEEE</pub><doi>10.1109/ACSSC.2008.5074383</doi><tpages>5</tpages><oa>free_for_read</oa></addata></record>
fulltext fulltext_linktorsrc
identifier ISSN: 1058-6393
ispartof 2008 42nd Asilomar Conference on Signals, Systems and Computers, 2008, p.160-164
issn 1058-6393
2576-2303
language eng
recordid cdi_ieee_primary_5074383
source IEEE Electronic Library (IEL) Conference Proceedings
subjects Application specific integrated circuits
Bit error rate
Detectors
Digital signal processing
Field programmable gate arrays
Maximum likelihood decoding
Maximum likelihood detection
MIMO
Parallel processing
Resource management
title Design and architecture of spatial multiplexing MIMO decoders for FPGAs
url https://sfx.bib-bvb.de/sfx_tum?ctx_ver=Z39.88-2004&ctx_enc=info:ofi/enc:UTF-8&ctx_tim=2025-01-05T11%3A45%3A03IST&url_ver=Z39.88-2004&url_ctx_fmt=infofi/fmt:kev:mtx:ctx&rfr_id=info:sid/primo.exlibrisgroup.com:primo3-Article-ieee_6IE&rft_val_fmt=info:ofi/fmt:kev:mtx:book&rft.genre=proceeding&rft.atitle=Design%20and%20architecture%20of%20spatial%20multiplexing%20MIMO%20decoders%20for%20FPGAs&rft.btitle=2008%2042nd%20Asilomar%20Conference%20on%20Signals,%20Systems%20and%20Computers&rft.au=Dick,%20C.&rft.date=2008-01-01&rft.spage=160&rft.epage=164&rft.pages=160-164&rft.issn=1058-6393&rft.eissn=2576-2303&rft.isbn=9781424429400&rft.isbn_list=1424429404&rft_id=info:doi/10.1109/ACSSC.2008.5074383&rft_dat=%3Cieee_6IE%3E5074383%3C/ieee_6IE%3E%3Curl%3E%3C/url%3E&rft.eisbn=1424429412&rft.eisbn_list=9781424429417&disable_directlink=true&sfx.directlink=off&sfx.report_link=0&rft_id=info:oai/&rft_id=info:pmid/&rft_ieee_id=5074383&rfr_iscdi=true