A single-chip 900 MHz CMOS receiver front-end with a high performance low-IF topology
An analog receiver front end chip realized in a 0.7 /spl mu/m CMOS technology is presented. It uses a new, high performance, downconverter topology, called double quadrature downconverter, that achieves a phase accuracy of less than 0.3/spl deg/ in a large passband around 900 MHz, without requiring...
Gespeichert in:
Veröffentlicht in: | IEEE journal of solid-state circuits 1995-12, Vol.30 (12), p.1483-1492 |
---|---|
Hauptverfasser: | , |
Format: | Artikel |
Sprache: | eng |
Schlagworte: | |
Online-Zugang: | Volltext bestellen |
Tags: |
Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
|
container_end_page | 1492 |
---|---|
container_issue | 12 |
container_start_page | 1483 |
container_title | IEEE journal of solid-state circuits |
container_volume | 30 |
creator | Crols, J. Steyaert, M.S.J. |
description | An analog receiver front end chip realized in a 0.7 /spl mu/m CMOS technology is presented. It uses a new, high performance, downconverter topology, called double quadrature downconverter, that achieves a phase accuracy of less than 0.3/spl deg/ in a large passband around 900 MHz, without requiring any external component or any tuning or trimming. A high performance low-IF receiver topology is developed with this double quadrature downconverter. The proposed low-IF receiver combines the advantages of both the classical IF receiver and the zero IF receiver: an excellent performance and a very high degree of integration. In this way, it becomes possible to realize a true fully integrated receiver front-end that does not require a single external component and which is, different from the zero-IF receiver, nonetheless totally insensitive to parasitic baseband signals and self-mixing products. |
doi_str_mv | 10.1109/4.482196 |
format | Article |
fullrecord | <record><control><sourceid>proquest_RIE</sourceid><recordid>TN_cdi_ieee_primary_482196</recordid><sourceformat>XML</sourceformat><sourcesystem>PC</sourcesystem><ieee_id>482196</ieee_id><sourcerecordid>28602659</sourcerecordid><originalsourceid>FETCH-LOGICAL-c275t-70a3584af3953961175469e3b95d2d46d616f8b378a06a989b11819ff87e293a3</originalsourceid><addsrcrecordid>eNo90MFLwzAUBvAgCs4pePaUk3jJTJomTY5jODfY2EEH3krWvqyRrqlJ55h_vZMOTx-P78c7fAjdMzpijOrndJSqhGl5gQZMCEVYxj8u0YBSpohOKL1GNzF-ns40VWyA1mMcXbOtgRSVa7GmFC9nP3iyXL3hAAW4bwjYBt90BJoSH1xXYYMrt61wC8H6sDNNAbj2BzKf4s63vvbb4y26sqaOcHfOIVpPX94nM7JYvc4n4wUpkkx0JKOGC5Uay7XgWjKWiVRq4BstyqRMZSmZtGrDM2WoNFrpDWOKaWtVBonmhg_RY_-3Df5rD7HLdy4WUNemAb-PeaIkTaTQJ_jUwyL4GAPYvA1uZ8IxZzT_2y1P8363E33oqQOAf3YufwEOL2Ua</addsrcrecordid><sourcetype>Aggregation Database</sourcetype><iscdi>true</iscdi><recordtype>article</recordtype><pqid>28602659</pqid></control><display><type>article</type><title>A single-chip 900 MHz CMOS receiver front-end with a high performance low-IF topology</title><source>IEEE Electronic Library (IEL)</source><creator>Crols, J. ; Steyaert, M.S.J.</creator><creatorcontrib>Crols, J. ; Steyaert, M.S.J.</creatorcontrib><description>An analog receiver front end chip realized in a 0.7 /spl mu/m CMOS technology is presented. It uses a new, high performance, downconverter topology, called double quadrature downconverter, that achieves a phase accuracy of less than 0.3/spl deg/ in a large passband around 900 MHz, without requiring any external component or any tuning or trimming. A high performance low-IF receiver topology is developed with this double quadrature downconverter. The proposed low-IF receiver combines the advantages of both the classical IF receiver and the zero IF receiver: an excellent performance and a very high degree of integration. In this way, it becomes possible to realize a true fully integrated receiver front-end that does not require a single external component and which is, different from the zero-IF receiver, nonetheless totally insensitive to parasitic baseband signals and self-mixing products.</description><identifier>ISSN: 0018-9200</identifier><identifier>EISSN: 1558-173X</identifier><identifier>DOI: 10.1109/4.482196</identifier><identifier>CODEN: IJSCBC</identifier><language>eng</language><publisher>IEEE</publisher><subject>Application software ; Baseband ; CMOS technology ; Mirrors ; Passband ; RF signals ; Signal processing ; Topology ; Transceivers ; Voltage</subject><ispartof>IEEE journal of solid-state circuits, 1995-12, Vol.30 (12), p.1483-1492</ispartof><lds50>peer_reviewed</lds50><woscitedreferencessubscribed>false</woscitedreferencessubscribed><citedby>FETCH-LOGICAL-c275t-70a3584af3953961175469e3b95d2d46d616f8b378a06a989b11819ff87e293a3</citedby><cites>FETCH-LOGICAL-c275t-70a3584af3953961175469e3b95d2d46d616f8b378a06a989b11819ff87e293a3</cites></display><links><openurl>$$Topenurl_article</openurl><openurlfulltext>$$Topenurlfull_article</openurlfulltext><thumbnail>$$Tsyndetics_thumb_exl</thumbnail><linktohtml>$$Uhttps://ieeexplore.ieee.org/document/482196$$EHTML$$P50$$Gieee$$H</linktohtml><link.rule.ids>314,780,784,796,27924,27925,54758</link.rule.ids><linktorsrc>$$Uhttps://ieeexplore.ieee.org/document/482196$$EView_record_in_IEEE$$FView_record_in_$$GIEEE</linktorsrc></links><search><creatorcontrib>Crols, J.</creatorcontrib><creatorcontrib>Steyaert, M.S.J.</creatorcontrib><title>A single-chip 900 MHz CMOS receiver front-end with a high performance low-IF topology</title><title>IEEE journal of solid-state circuits</title><addtitle>JSSC</addtitle><description>An analog receiver front end chip realized in a 0.7 /spl mu/m CMOS technology is presented. It uses a new, high performance, downconverter topology, called double quadrature downconverter, that achieves a phase accuracy of less than 0.3/spl deg/ in a large passband around 900 MHz, without requiring any external component or any tuning or trimming. A high performance low-IF receiver topology is developed with this double quadrature downconverter. The proposed low-IF receiver combines the advantages of both the classical IF receiver and the zero IF receiver: an excellent performance and a very high degree of integration. In this way, it becomes possible to realize a true fully integrated receiver front-end that does not require a single external component and which is, different from the zero-IF receiver, nonetheless totally insensitive to parasitic baseband signals and self-mixing products.</description><subject>Application software</subject><subject>Baseband</subject><subject>CMOS technology</subject><subject>Mirrors</subject><subject>Passband</subject><subject>RF signals</subject><subject>Signal processing</subject><subject>Topology</subject><subject>Transceivers</subject><subject>Voltage</subject><issn>0018-9200</issn><issn>1558-173X</issn><fulltext>true</fulltext><rsrctype>article</rsrctype><creationdate>1995</creationdate><recordtype>article</recordtype><recordid>eNo90MFLwzAUBvAgCs4pePaUk3jJTJomTY5jODfY2EEH3krWvqyRrqlJ55h_vZMOTx-P78c7fAjdMzpijOrndJSqhGl5gQZMCEVYxj8u0YBSpohOKL1GNzF-ns40VWyA1mMcXbOtgRSVa7GmFC9nP3iyXL3hAAW4bwjYBt90BJoSH1xXYYMrt61wC8H6sDNNAbj2BzKf4s63vvbb4y26sqaOcHfOIVpPX94nM7JYvc4n4wUpkkx0JKOGC5Uay7XgWjKWiVRq4BstyqRMZSmZtGrDM2WoNFrpDWOKaWtVBonmhg_RY_-3Df5rD7HLdy4WUNemAb-PeaIkTaTQJ_jUwyL4GAPYvA1uZ8IxZzT_2y1P8363E33oqQOAf3YufwEOL2Ua</recordid><startdate>19951201</startdate><enddate>19951201</enddate><creator>Crols, J.</creator><creator>Steyaert, M.S.J.</creator><general>IEEE</general><scope>AAYXX</scope><scope>CITATION</scope><scope>7SP</scope><scope>8FD</scope><scope>L7M</scope></search><sort><creationdate>19951201</creationdate><title>A single-chip 900 MHz CMOS receiver front-end with a high performance low-IF topology</title><author>Crols, J. ; Steyaert, M.S.J.</author></sort><facets><frbrtype>5</frbrtype><frbrgroupid>cdi_FETCH-LOGICAL-c275t-70a3584af3953961175469e3b95d2d46d616f8b378a06a989b11819ff87e293a3</frbrgroupid><rsrctype>articles</rsrctype><prefilter>articles</prefilter><language>eng</language><creationdate>1995</creationdate><topic>Application software</topic><topic>Baseband</topic><topic>CMOS technology</topic><topic>Mirrors</topic><topic>Passband</topic><topic>RF signals</topic><topic>Signal processing</topic><topic>Topology</topic><topic>Transceivers</topic><topic>Voltage</topic><toplevel>peer_reviewed</toplevel><toplevel>online_resources</toplevel><creatorcontrib>Crols, J.</creatorcontrib><creatorcontrib>Steyaert, M.S.J.</creatorcontrib><collection>CrossRef</collection><collection>Electronics & Communications Abstracts</collection><collection>Technology Research Database</collection><collection>Advanced Technologies Database with Aerospace</collection><jtitle>IEEE journal of solid-state circuits</jtitle></facets><delivery><delcategory>Remote Search Resource</delcategory><fulltext>fulltext_linktorsrc</fulltext></delivery><addata><au>Crols, J.</au><au>Steyaert, M.S.J.</au><format>journal</format><genre>article</genre><ristype>JOUR</ristype><atitle>A single-chip 900 MHz CMOS receiver front-end with a high performance low-IF topology</atitle><jtitle>IEEE journal of solid-state circuits</jtitle><stitle>JSSC</stitle><date>1995-12-01</date><risdate>1995</risdate><volume>30</volume><issue>12</issue><spage>1483</spage><epage>1492</epage><pages>1483-1492</pages><issn>0018-9200</issn><eissn>1558-173X</eissn><coden>IJSCBC</coden><abstract>An analog receiver front end chip realized in a 0.7 /spl mu/m CMOS technology is presented. It uses a new, high performance, downconverter topology, called double quadrature downconverter, that achieves a phase accuracy of less than 0.3/spl deg/ in a large passband around 900 MHz, without requiring any external component or any tuning or trimming. A high performance low-IF receiver topology is developed with this double quadrature downconverter. The proposed low-IF receiver combines the advantages of both the classical IF receiver and the zero IF receiver: an excellent performance and a very high degree of integration. In this way, it becomes possible to realize a true fully integrated receiver front-end that does not require a single external component and which is, different from the zero-IF receiver, nonetheless totally insensitive to parasitic baseband signals and self-mixing products.</abstract><pub>IEEE</pub><doi>10.1109/4.482196</doi><tpages>10</tpages></addata></record> |
fulltext | fulltext_linktorsrc |
identifier | ISSN: 0018-9200 |
ispartof | IEEE journal of solid-state circuits, 1995-12, Vol.30 (12), p.1483-1492 |
issn | 0018-9200 1558-173X |
language | eng |
recordid | cdi_ieee_primary_482196 |
source | IEEE Electronic Library (IEL) |
subjects | Application software Baseband CMOS technology Mirrors Passband RF signals Signal processing Topology Transceivers Voltage |
title | A single-chip 900 MHz CMOS receiver front-end with a high performance low-IF topology |
url | https://sfx.bib-bvb.de/sfx_tum?ctx_ver=Z39.88-2004&ctx_enc=info:ofi/enc:UTF-8&ctx_tim=2024-12-26T18%3A17%3A49IST&url_ver=Z39.88-2004&url_ctx_fmt=infofi/fmt:kev:mtx:ctx&rfr_id=info:sid/primo.exlibrisgroup.com:primo3-Article-proquest_RIE&rft_val_fmt=info:ofi/fmt:kev:mtx:journal&rft.genre=article&rft.atitle=A%20single-chip%20900%20MHz%20CMOS%20receiver%20front-end%20with%20a%20high%20performance%20low-IF%20topology&rft.jtitle=IEEE%20journal%20of%20solid-state%20circuits&rft.au=Crols,%20J.&rft.date=1995-12-01&rft.volume=30&rft.issue=12&rft.spage=1483&rft.epage=1492&rft.pages=1483-1492&rft.issn=0018-9200&rft.eissn=1558-173X&rft.coden=IJSCBC&rft_id=info:doi/10.1109/4.482196&rft_dat=%3Cproquest_RIE%3E28602659%3C/proquest_RIE%3E%3Curl%3E%3C/url%3E&disable_directlink=true&sfx.directlink=off&sfx.report_link=0&rft_id=info:oai/&rft_pqid=28602659&rft_id=info:pmid/&rft_ieee_id=482196&rfr_iscdi=true |