Fast frequency acquisition all-digital PLL using PVT calibration
Fast frequency acquisition is crucial for phase-locked loops (PLLs) used in portable devices, as on-chip clocks are frequently scaled down or up in order to manage power consumption. This paper describes a new frequency acquisition method that is effective in all-digital PLLs (ADPLLs). To achieve fa...
Gespeichert in:
Hauptverfasser: | , , |
---|---|
Format: | Tagungsbericht |
Sprache: | eng |
Schlagworte: | |
Online-Zugang: | Volltext bestellen |
Tags: |
Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
|
container_end_page | 2628 |
---|---|
container_issue | |
container_start_page | 2625 |
container_title | |
container_volume | |
creator | Jeon, Hae-Soo You, Duk-Hyun Park, In-Cheol |
description | Fast frequency acquisition is crucial for phase-locked loops (PLLs) used in portable devices, as on-chip clocks are frequently scaled down or up in order to manage power consumption. This paper describes a new frequency acquisition method that is effective in all-digital PLLs (ADPLLs). To achieve fast frequency acquisition, the codeword of the digitally controlled oscillator (DCO) is predicted by measuring the variations of process, supply voltage and temperature (PVT). A PVT sensor implemented with a ring oscillator is employed to monitor the variations. As the sensor frequency at the current operating condition is directly related to the PVT variations, the sensor frequency is taken into account to compensate such variations in predicting the DCO codeword. The proposed method enables one-cycle frequency acquisition, and the frequency error is less than 1.5%. The proposed ADPLL implemented in a 0.18μm CMOS process operates from 150MHz to 500MHz and occupies 0.075mm 2 . |
doi_str_mv | 10.1109/ISCAS.2008.4541995 |
format | Conference Proceeding |
fullrecord | <record><control><sourceid>proquest_6IE</sourceid><recordid>TN_cdi_ieee_primary_4541995</recordid><sourceformat>XML</sourceformat><sourcesystem>PC</sourcesystem><ieee_id>4541995</ieee_id><sourcerecordid>34505865</sourcerecordid><originalsourceid>FETCH-LOGICAL-i206t-ea4262ca23e409c9c367692506805aa964e22beb4464f6df41ba54c60bef11a83</originalsourceid><addsrcrecordid>eNo1UM1uwjAYy36Q1jFeYLv0tFvZl-RLmtyG0NiQKg0JtmuVhhRlCgWa9sDbjwnmiw-2LNuEPFIYUwr6Zb6cTpZjBqDGKJBqLa7IPUWGSKVCek0SRoXKqGDihox0rv41nt-SBFhOM-TABiRRkEmUgsMdGcX4Ayeg4EywhLzOTOzSunWH3jX2mBp76H30nd81qQkhW_uN70xIF0WR9tE3m3TxvUqtCb5qzZ_rgQxqE6IbXXhIvmZvq-lHVny-z6eTIvMMZJc5g0wyaxh3CNpqy2UuNRMgFQhjtETHWOUqRIm1XNdIKyPQSqhcTalRfEiez7n7dnfqGrty66N1IZjG7fpYchQg1GnkkDydjd45V-5bvzXtsbw8yH8BPstc5Q</addsrcrecordid><sourcetype>Aggregation Database</sourcetype><iscdi>true</iscdi><recordtype>conference_proceeding</recordtype><pqid>34505865</pqid></control><display><type>conference_proceeding</type><title>Fast frequency acquisition all-digital PLL using PVT calibration</title><source>IEEE Electronic Library (IEL) Conference Proceedings</source><creator>Jeon, Hae-Soo ; You, Duk-Hyun ; Park, In-Cheol</creator><creatorcontrib>Jeon, Hae-Soo ; You, Duk-Hyun ; Park, In-Cheol</creatorcontrib><description>Fast frequency acquisition is crucial for phase-locked loops (PLLs) used in portable devices, as on-chip clocks are frequently scaled down or up in order to manage power consumption. This paper describes a new frequency acquisition method that is effective in all-digital PLLs (ADPLLs). To achieve fast frequency acquisition, the codeword of the digitally controlled oscillator (DCO) is predicted by measuring the variations of process, supply voltage and temperature (PVT). A PVT sensor implemented with a ring oscillator is employed to monitor the variations. As the sensor frequency at the current operating condition is directly related to the PVT variations, the sensor frequency is taken into account to compensate such variations in predicting the DCO codeword. The proposed method enables one-cycle frequency acquisition, and the frequency error is less than 1.5%. The proposed ADPLL implemented in a 0.18μm CMOS process operates from 150MHz to 500MHz and occupies 0.075mm 2 .</description><identifier>ISSN: 0271-4302</identifier><identifier>ISBN: 9781424416837</identifier><identifier>ISBN: 1424416833</identifier><identifier>EISSN: 2158-1525</identifier><identifier>EISBN: 1424416841</identifier><identifier>EISBN: 9781424416844</identifier><identifier>DOI: 10.1109/ISCAS.2008.4541995</identifier><identifier>LCCN: 80-646530</identifier><language>eng</language><publisher>IEEE</publisher><subject>Calibration ; Clocks ; Digital control ; Energy consumption ; Energy management ; Frequency ; Oscillators ; Phase locked loops ; Temperature control ; Voltage control</subject><ispartof>2008 IEEE International Symposium on Circuits and Systems, 2008, p.2625-2628</ispartof><woscitedreferencessubscribed>false</woscitedreferencessubscribed></display><links><openurl>$$Topenurl_article</openurl><openurlfulltext>$$Topenurlfull_article</openurlfulltext><thumbnail>$$Tsyndetics_thumb_exl</thumbnail><linktohtml>$$Uhttps://ieeexplore.ieee.org/document/4541995$$EHTML$$P50$$Gieee$$H</linktohtml><link.rule.ids>309,310,314,776,780,785,786,2051,27902,27903,54897</link.rule.ids><linktorsrc>$$Uhttps://ieeexplore.ieee.org/document/4541995$$EView_record_in_IEEE$$FView_record_in_$$GIEEE</linktorsrc></links><search><creatorcontrib>Jeon, Hae-Soo</creatorcontrib><creatorcontrib>You, Duk-Hyun</creatorcontrib><creatorcontrib>Park, In-Cheol</creatorcontrib><title>Fast frequency acquisition all-digital PLL using PVT calibration</title><title>2008 IEEE International Symposium on Circuits and Systems</title><addtitle>ISCAS</addtitle><description>Fast frequency acquisition is crucial for phase-locked loops (PLLs) used in portable devices, as on-chip clocks are frequently scaled down or up in order to manage power consumption. This paper describes a new frequency acquisition method that is effective in all-digital PLLs (ADPLLs). To achieve fast frequency acquisition, the codeword of the digitally controlled oscillator (DCO) is predicted by measuring the variations of process, supply voltage and temperature (PVT). A PVT sensor implemented with a ring oscillator is employed to monitor the variations. As the sensor frequency at the current operating condition is directly related to the PVT variations, the sensor frequency is taken into account to compensate such variations in predicting the DCO codeword. The proposed method enables one-cycle frequency acquisition, and the frequency error is less than 1.5%. The proposed ADPLL implemented in a 0.18μm CMOS process operates from 150MHz to 500MHz and occupies 0.075mm 2 .</description><subject>Calibration</subject><subject>Clocks</subject><subject>Digital control</subject><subject>Energy consumption</subject><subject>Energy management</subject><subject>Frequency</subject><subject>Oscillators</subject><subject>Phase locked loops</subject><subject>Temperature control</subject><subject>Voltage control</subject><issn>0271-4302</issn><issn>2158-1525</issn><isbn>9781424416837</isbn><isbn>1424416833</isbn><isbn>1424416841</isbn><isbn>9781424416844</isbn><fulltext>true</fulltext><rsrctype>conference_proceeding</rsrctype><creationdate>2008</creationdate><recordtype>conference_proceeding</recordtype><sourceid>6IE</sourceid><sourceid>RIE</sourceid><recordid>eNo1UM1uwjAYy36Q1jFeYLv0tFvZl-RLmtyG0NiQKg0JtmuVhhRlCgWa9sDbjwnmiw-2LNuEPFIYUwr6Zb6cTpZjBqDGKJBqLa7IPUWGSKVCek0SRoXKqGDihox0rv41nt-SBFhOM-TABiRRkEmUgsMdGcX4Ayeg4EywhLzOTOzSunWH3jX2mBp76H30nd81qQkhW_uN70xIF0WR9tE3m3TxvUqtCb5qzZ_rgQxqE6IbXXhIvmZvq-lHVny-z6eTIvMMZJc5g0wyaxh3CNpqy2UuNRMgFQhjtETHWOUqRIm1XNdIKyPQSqhcTalRfEiez7n7dnfqGrty66N1IZjG7fpYchQg1GnkkDydjd45V-5bvzXtsbw8yH8BPstc5Q</recordid><startdate>20080101</startdate><enddate>20080101</enddate><creator>Jeon, Hae-Soo</creator><creator>You, Duk-Hyun</creator><creator>Park, In-Cheol</creator><general>IEEE</general><scope>6IE</scope><scope>6IH</scope><scope>CBEJK</scope><scope>RIE</scope><scope>RIO</scope><scope>7SC</scope><scope>7SP</scope><scope>8FD</scope><scope>JQ2</scope><scope>L7M</scope><scope>L~C</scope><scope>L~D</scope></search><sort><creationdate>20080101</creationdate><title>Fast frequency acquisition all-digital PLL using PVT calibration</title><author>Jeon, Hae-Soo ; You, Duk-Hyun ; Park, In-Cheol</author></sort><facets><frbrtype>5</frbrtype><frbrgroupid>cdi_FETCH-LOGICAL-i206t-ea4262ca23e409c9c367692506805aa964e22beb4464f6df41ba54c60bef11a83</frbrgroupid><rsrctype>conference_proceedings</rsrctype><prefilter>conference_proceedings</prefilter><language>eng</language><creationdate>2008</creationdate><topic>Calibration</topic><topic>Clocks</topic><topic>Digital control</topic><topic>Energy consumption</topic><topic>Energy management</topic><topic>Frequency</topic><topic>Oscillators</topic><topic>Phase locked loops</topic><topic>Temperature control</topic><topic>Voltage control</topic><toplevel>online_resources</toplevel><creatorcontrib>Jeon, Hae-Soo</creatorcontrib><creatorcontrib>You, Duk-Hyun</creatorcontrib><creatorcontrib>Park, In-Cheol</creatorcontrib><collection>IEEE Electronic Library (IEL) Conference Proceedings</collection><collection>IEEE Proceedings Order Plan (POP) 1998-present by volume</collection><collection>IEEE Xplore All Conference Proceedings</collection><collection>IEEE Electronic Library (IEL)</collection><collection>IEEE Proceedings Order Plans (POP) 1998-present</collection><collection>Computer and Information Systems Abstracts</collection><collection>Electronics & Communications Abstracts</collection><collection>Technology Research Database</collection><collection>ProQuest Computer Science Collection</collection><collection>Advanced Technologies Database with Aerospace</collection><collection>Computer and Information Systems Abstracts Academic</collection><collection>Computer and Information Systems Abstracts Professional</collection></facets><delivery><delcategory>Remote Search Resource</delcategory><fulltext>fulltext_linktorsrc</fulltext></delivery><addata><au>Jeon, Hae-Soo</au><au>You, Duk-Hyun</au><au>Park, In-Cheol</au><format>book</format><genre>proceeding</genre><ristype>CONF</ristype><atitle>Fast frequency acquisition all-digital PLL using PVT calibration</atitle><btitle>2008 IEEE International Symposium on Circuits and Systems</btitle><stitle>ISCAS</stitle><date>2008-01-01</date><risdate>2008</risdate><spage>2625</spage><epage>2628</epage><pages>2625-2628</pages><issn>0271-4302</issn><eissn>2158-1525</eissn><isbn>9781424416837</isbn><isbn>1424416833</isbn><eisbn>1424416841</eisbn><eisbn>9781424416844</eisbn><abstract>Fast frequency acquisition is crucial for phase-locked loops (PLLs) used in portable devices, as on-chip clocks are frequently scaled down or up in order to manage power consumption. This paper describes a new frequency acquisition method that is effective in all-digital PLLs (ADPLLs). To achieve fast frequency acquisition, the codeword of the digitally controlled oscillator (DCO) is predicted by measuring the variations of process, supply voltage and temperature (PVT). A PVT sensor implemented with a ring oscillator is employed to monitor the variations. As the sensor frequency at the current operating condition is directly related to the PVT variations, the sensor frequency is taken into account to compensate such variations in predicting the DCO codeword. The proposed method enables one-cycle frequency acquisition, and the frequency error is less than 1.5%. The proposed ADPLL implemented in a 0.18μm CMOS process operates from 150MHz to 500MHz and occupies 0.075mm 2 .</abstract><pub>IEEE</pub><doi>10.1109/ISCAS.2008.4541995</doi><tpages>4</tpages></addata></record> |
fulltext | fulltext_linktorsrc |
identifier | ISSN: 0271-4302 |
ispartof | 2008 IEEE International Symposium on Circuits and Systems, 2008, p.2625-2628 |
issn | 0271-4302 2158-1525 |
language | eng |
recordid | cdi_ieee_primary_4541995 |
source | IEEE Electronic Library (IEL) Conference Proceedings |
subjects | Calibration Clocks Digital control Energy consumption Energy management Frequency Oscillators Phase locked loops Temperature control Voltage control |
title | Fast frequency acquisition all-digital PLL using PVT calibration |
url | https://sfx.bib-bvb.de/sfx_tum?ctx_ver=Z39.88-2004&ctx_enc=info:ofi/enc:UTF-8&ctx_tim=2025-01-27T09%3A13%3A20IST&url_ver=Z39.88-2004&url_ctx_fmt=infofi/fmt:kev:mtx:ctx&rfr_id=info:sid/primo.exlibrisgroup.com:primo3-Article-proquest_6IE&rft_val_fmt=info:ofi/fmt:kev:mtx:book&rft.genre=proceeding&rft.atitle=Fast%20frequency%20acquisition%20all-digital%20PLL%20using%20PVT%20calibration&rft.btitle=2008%20IEEE%20International%20Symposium%20on%20Circuits%20and%20Systems&rft.au=Jeon,%20Hae-Soo&rft.date=2008-01-01&rft.spage=2625&rft.epage=2628&rft.pages=2625-2628&rft.issn=0271-4302&rft.eissn=2158-1525&rft.isbn=9781424416837&rft.isbn_list=1424416833&rft_id=info:doi/10.1109/ISCAS.2008.4541995&rft_dat=%3Cproquest_6IE%3E34505865%3C/proquest_6IE%3E%3Curl%3E%3C/url%3E&rft.eisbn=1424416841&rft.eisbn_list=9781424416844&disable_directlink=true&sfx.directlink=off&sfx.report_link=0&rft_id=info:oai/&rft_pqid=34505865&rft_id=info:pmid/&rft_ieee_id=4541995&rfr_iscdi=true |