Equalizer implementation for 10 Gbps serial data link in 90 nm CMOS technology

This paper presents a 10-Gbps SerDes equalizer using 90-nm standard CMOS technology. It is would be integrated into ASIC designs that require serial link transceivers. The equalizer used to overcome the effects of channel loss and intersymbol interference (ISI), these effects result from the reflect...

Ausführliche Beschreibung

Gespeichert in:
Bibliographische Detailangaben
Hauptverfasser: El-Fattah, A.A.A., Mohamed, F.A.N., Arafa, A.M., Ahmed, M.M., El-Hay, D.R.A., El-Aziz, M.O.A.
Format: Tagungsbericht
Sprache:eng
Schlagworte:
Online-Zugang:Volltext bestellen
Tags: Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
container_end_page 456
container_issue
container_start_page 453
container_title
container_volume
creator El-Fattah, A.A.A.
Mohamed, F.A.N.
Arafa, A.M.
Ahmed, M.M.
El-Hay, D.R.A.
El-Aziz, M.O.A.
description This paper presents a 10-Gbps SerDes equalizer using 90-nm standard CMOS technology. It is would be integrated into ASIC designs that require serial link transceivers. The equalizer used to overcome the effects of channel loss and intersymbol interference (ISI), these effects result from the reflections and the finite channel bandwidth. The transmitter features a 4 tap feed forward equalizer (FFE) that can supply up to 800 mV peak-to-peak differential on 100-Ohm differential termination. The receiver employs a 4 tap adaptive decision feedback equalizer (DFE) in a speculative approach. The adaptation uses a modified form of the LMS algorithm. High speed circuits were implemented using CML topology. Both the transmitter and receiver use half rate architecture. The equalizer power consumption is 22.2 mW at a supply voltage of 1.2 V.
doi_str_mv 10.1109/ICM.2007.4497647
format Conference Proceeding
fullrecord <record><control><sourceid>ieee_6IE</sourceid><recordid>TN_cdi_ieee_primary_4497647</recordid><sourceformat>XML</sourceformat><sourcesystem>PC</sourcesystem><ieee_id>4497647</ieee_id><sourcerecordid>4497647</sourcerecordid><originalsourceid>FETCH-LOGICAL-i90t-74f93fe11ffd05bc1dbf8d6b73f5a7dcef326bedb6575554fa49ba262e9dbd6f3</originalsourceid><addsrcrecordid>eNo1kD1PwzAYhI2gEm3JjsTiP5Dgb8cjikqp1NKB7pUdvwaDk5QkDOXXU0Q5nXR6hrvhELqlpKCUmPtVtSkYIboQwmgl9AXKjC6pYELQUmh-iWb_oOgVmjIqTU6VIhM0--2Zkxm_RtkwvJOThOSlkFP0vPj8sil-Q49jc0jQQDvaMXYtDl2PKcFLdxjwAH20CXs7Wpxi-4Fjiw3BbYOrzfYFj1C_tV3qXo83aBJsGiA75xztHhe76ilfb5er6mGdR0PGXItgeABKQ_BEupp6F0qvnOZBWu1rCJwpB94pqaWUIlhhnGWKgfHOq8Dn6O5vNgLA_tDHxvbH_fka_gM111L_</addsrcrecordid><sourcetype>Publisher</sourcetype><iscdi>true</iscdi><recordtype>conference_proceeding</recordtype></control><display><type>conference_proceeding</type><title>Equalizer implementation for 10 Gbps serial data link in 90 nm CMOS technology</title><source>IEEE Electronic Library (IEL) Conference Proceedings</source><creator>El-Fattah, A.A.A. ; Mohamed, F.A.N. ; Arafa, A.M. ; Ahmed, M.M. ; El-Hay, D.R.A. ; El-Aziz, M.O.A.</creator><creatorcontrib>El-Fattah, A.A.A. ; Mohamed, F.A.N. ; Arafa, A.M. ; Ahmed, M.M. ; El-Hay, D.R.A. ; El-Aziz, M.O.A.</creatorcontrib><description>This paper presents a 10-Gbps SerDes equalizer using 90-nm standard CMOS technology. It is would be integrated into ASIC designs that require serial link transceivers. The equalizer used to overcome the effects of channel loss and intersymbol interference (ISI), these effects result from the reflections and the finite channel bandwidth. The transmitter features a 4 tap feed forward equalizer (FFE) that can supply up to 800 mV peak-to-peak differential on 100-Ohm differential termination. The receiver employs a 4 tap adaptive decision feedback equalizer (DFE) in a speculative approach. The adaptation uses a modified form of the LMS algorithm. High speed circuits were implemented using CML topology. Both the transmitter and receiver use half rate architecture. The equalizer power consumption is 22.2 mW at a supply voltage of 1.2 V.</description><identifier>ISSN: 2159-1660</identifier><identifier>ISBN: 1424418461</identifier><identifier>ISBN: 9781424418466</identifier><identifier>EISBN: 9781424418473</identifier><identifier>EISBN: 142441847X</identifier><identifier>DOI: 10.1109/ICM.2007.4497647</identifier><identifier>LCCN: 2007907923</identifier><language>eng</language><publisher>IEEE</publisher><subject>Adaptive Equalization ; Application specific integrated circuits ; Bandwidth ; CMOS technology ; Decision Feedback Equalizer ; Decision feedback equalizers ; Feed Forward Equalizer ; Feeds ; Intersymbol interference ; Reflection ; SerDes ; Termination of employment ; Transceivers ; Transmitters</subject><ispartof>2007 Internatonal Conference on Microelectronics, 2007, p.453-456</ispartof><woscitedreferencessubscribed>false</woscitedreferencessubscribed></display><links><openurl>$$Topenurl_article</openurl><openurlfulltext>$$Topenurlfull_article</openurlfulltext><thumbnail>$$Tsyndetics_thumb_exl</thumbnail><linktohtml>$$Uhttps://ieeexplore.ieee.org/document/4497647$$EHTML$$P50$$Gieee$$H</linktohtml><link.rule.ids>309,310,776,780,785,786,2052,27902,54895</link.rule.ids><linktorsrc>$$Uhttps://ieeexplore.ieee.org/document/4497647$$EView_record_in_IEEE$$FView_record_in_$$GIEEE</linktorsrc></links><search><creatorcontrib>El-Fattah, A.A.A.</creatorcontrib><creatorcontrib>Mohamed, F.A.N.</creatorcontrib><creatorcontrib>Arafa, A.M.</creatorcontrib><creatorcontrib>Ahmed, M.M.</creatorcontrib><creatorcontrib>El-Hay, D.R.A.</creatorcontrib><creatorcontrib>El-Aziz, M.O.A.</creatorcontrib><title>Equalizer implementation for 10 Gbps serial data link in 90 nm CMOS technology</title><title>2007 Internatonal Conference on Microelectronics</title><addtitle>ICM</addtitle><description>This paper presents a 10-Gbps SerDes equalizer using 90-nm standard CMOS technology. It is would be integrated into ASIC designs that require serial link transceivers. The equalizer used to overcome the effects of channel loss and intersymbol interference (ISI), these effects result from the reflections and the finite channel bandwidth. The transmitter features a 4 tap feed forward equalizer (FFE) that can supply up to 800 mV peak-to-peak differential on 100-Ohm differential termination. The receiver employs a 4 tap adaptive decision feedback equalizer (DFE) in a speculative approach. The adaptation uses a modified form of the LMS algorithm. High speed circuits were implemented using CML topology. Both the transmitter and receiver use half rate architecture. The equalizer power consumption is 22.2 mW at a supply voltage of 1.2 V.</description><subject>Adaptive Equalization</subject><subject>Application specific integrated circuits</subject><subject>Bandwidth</subject><subject>CMOS technology</subject><subject>Decision Feedback Equalizer</subject><subject>Decision feedback equalizers</subject><subject>Feed Forward Equalizer</subject><subject>Feeds</subject><subject>Intersymbol interference</subject><subject>Reflection</subject><subject>SerDes</subject><subject>Termination of employment</subject><subject>Transceivers</subject><subject>Transmitters</subject><issn>2159-1660</issn><isbn>1424418461</isbn><isbn>9781424418466</isbn><isbn>9781424418473</isbn><isbn>142441847X</isbn><fulltext>true</fulltext><rsrctype>conference_proceeding</rsrctype><creationdate>2007</creationdate><recordtype>conference_proceeding</recordtype><sourceid>6IE</sourceid><sourceid>RIE</sourceid><recordid>eNo1kD1PwzAYhI2gEm3JjsTiP5Dgb8cjikqp1NKB7pUdvwaDk5QkDOXXU0Q5nXR6hrvhELqlpKCUmPtVtSkYIboQwmgl9AXKjC6pYELQUmh-iWb_oOgVmjIqTU6VIhM0--2Zkxm_RtkwvJOThOSlkFP0vPj8sil-Q49jc0jQQDvaMXYtDl2PKcFLdxjwAH20CXs7Wpxi-4Fjiw3BbYOrzfYFj1C_tV3qXo83aBJsGiA75xztHhe76ilfb5er6mGdR0PGXItgeABKQ_BEupp6F0qvnOZBWu1rCJwpB94pqaWUIlhhnGWKgfHOq8Dn6O5vNgLA_tDHxvbH_fka_gM111L_</recordid><startdate>200712</startdate><enddate>200712</enddate><creator>El-Fattah, A.A.A.</creator><creator>Mohamed, F.A.N.</creator><creator>Arafa, A.M.</creator><creator>Ahmed, M.M.</creator><creator>El-Hay, D.R.A.</creator><creator>El-Aziz, M.O.A.</creator><general>IEEE</general><scope>6IE</scope><scope>6IL</scope><scope>CBEJK</scope><scope>RIE</scope><scope>RIL</scope></search><sort><creationdate>200712</creationdate><title>Equalizer implementation for 10 Gbps serial data link in 90 nm CMOS technology</title><author>El-Fattah, A.A.A. ; Mohamed, F.A.N. ; Arafa, A.M. ; Ahmed, M.M. ; El-Hay, D.R.A. ; El-Aziz, M.O.A.</author></sort><facets><frbrtype>5</frbrtype><frbrgroupid>cdi_FETCH-LOGICAL-i90t-74f93fe11ffd05bc1dbf8d6b73f5a7dcef326bedb6575554fa49ba262e9dbd6f3</frbrgroupid><rsrctype>conference_proceedings</rsrctype><prefilter>conference_proceedings</prefilter><language>eng</language><creationdate>2007</creationdate><topic>Adaptive Equalization</topic><topic>Application specific integrated circuits</topic><topic>Bandwidth</topic><topic>CMOS technology</topic><topic>Decision Feedback Equalizer</topic><topic>Decision feedback equalizers</topic><topic>Feed Forward Equalizer</topic><topic>Feeds</topic><topic>Intersymbol interference</topic><topic>Reflection</topic><topic>SerDes</topic><topic>Termination of employment</topic><topic>Transceivers</topic><topic>Transmitters</topic><toplevel>online_resources</toplevel><creatorcontrib>El-Fattah, A.A.A.</creatorcontrib><creatorcontrib>Mohamed, F.A.N.</creatorcontrib><creatorcontrib>Arafa, A.M.</creatorcontrib><creatorcontrib>Ahmed, M.M.</creatorcontrib><creatorcontrib>El-Hay, D.R.A.</creatorcontrib><creatorcontrib>El-Aziz, M.O.A.</creatorcontrib><collection>IEEE Electronic Library (IEL) Conference Proceedings</collection><collection>IEEE Proceedings Order Plan All Online (POP All Online) 1998-present by volume</collection><collection>IEEE Xplore All Conference Proceedings</collection><collection>IEEE Electronic Library (IEL)</collection><collection>IEEE Proceedings Order Plans (POP All) 1998-Present</collection></facets><delivery><delcategory>Remote Search Resource</delcategory><fulltext>fulltext_linktorsrc</fulltext></delivery><addata><au>El-Fattah, A.A.A.</au><au>Mohamed, F.A.N.</au><au>Arafa, A.M.</au><au>Ahmed, M.M.</au><au>El-Hay, D.R.A.</au><au>El-Aziz, M.O.A.</au><format>book</format><genre>proceeding</genre><ristype>CONF</ristype><atitle>Equalizer implementation for 10 Gbps serial data link in 90 nm CMOS technology</atitle><btitle>2007 Internatonal Conference on Microelectronics</btitle><stitle>ICM</stitle><date>2007-12</date><risdate>2007</risdate><spage>453</spage><epage>456</epage><pages>453-456</pages><issn>2159-1660</issn><isbn>1424418461</isbn><isbn>9781424418466</isbn><eisbn>9781424418473</eisbn><eisbn>142441847X</eisbn><abstract>This paper presents a 10-Gbps SerDes equalizer using 90-nm standard CMOS technology. It is would be integrated into ASIC designs that require serial link transceivers. The equalizer used to overcome the effects of channel loss and intersymbol interference (ISI), these effects result from the reflections and the finite channel bandwidth. The transmitter features a 4 tap feed forward equalizer (FFE) that can supply up to 800 mV peak-to-peak differential on 100-Ohm differential termination. The receiver employs a 4 tap adaptive decision feedback equalizer (DFE) in a speculative approach. The adaptation uses a modified form of the LMS algorithm. High speed circuits were implemented using CML topology. Both the transmitter and receiver use half rate architecture. The equalizer power consumption is 22.2 mW at a supply voltage of 1.2 V.</abstract><pub>IEEE</pub><doi>10.1109/ICM.2007.4497647</doi><tpages>4</tpages></addata></record>
fulltext fulltext_linktorsrc
identifier ISSN: 2159-1660
ispartof 2007 Internatonal Conference on Microelectronics, 2007, p.453-456
issn 2159-1660
language eng
recordid cdi_ieee_primary_4497647
source IEEE Electronic Library (IEL) Conference Proceedings
subjects Adaptive Equalization
Application specific integrated circuits
Bandwidth
CMOS technology
Decision Feedback Equalizer
Decision feedback equalizers
Feed Forward Equalizer
Feeds
Intersymbol interference
Reflection
SerDes
Termination of employment
Transceivers
Transmitters
title Equalizer implementation for 10 Gbps serial data link in 90 nm CMOS technology
url https://sfx.bib-bvb.de/sfx_tum?ctx_ver=Z39.88-2004&ctx_enc=info:ofi/enc:UTF-8&ctx_tim=2025-02-20T02%3A43%3A19IST&url_ver=Z39.88-2004&url_ctx_fmt=infofi/fmt:kev:mtx:ctx&rfr_id=info:sid/primo.exlibrisgroup.com:primo3-Article-ieee_6IE&rft_val_fmt=info:ofi/fmt:kev:mtx:book&rft.genre=proceeding&rft.atitle=Equalizer%20implementation%20for%2010%20Gbps%20serial%20data%20link%20in%2090%20nm%20CMOS%20technology&rft.btitle=2007%20Internatonal%20Conference%20on%20Microelectronics&rft.au=El-Fattah,%20A.A.A.&rft.date=2007-12&rft.spage=453&rft.epage=456&rft.pages=453-456&rft.issn=2159-1660&rft.isbn=1424418461&rft.isbn_list=9781424418466&rft_id=info:doi/10.1109/ICM.2007.4497647&rft_dat=%3Cieee_6IE%3E4497647%3C/ieee_6IE%3E%3Curl%3E%3C/url%3E&rft.eisbn=9781424418473&rft.eisbn_list=142441847X&disable_directlink=true&sfx.directlink=off&sfx.report_link=0&rft_id=info:oai/&rft_id=info:pmid/&rft_ieee_id=4497647&rfr_iscdi=true