Reliability-Aware Optimization for DVS-Enabled Real-Time Embedded Systems
Power and energy consumption has emerged as the premier and most constraining aspect in modern computational systems. Dynamic voltage scheduling (DVS) has been provably one of the most effective techniques used to achieve low power specification. On the other hand, as the feature size of logic gates...
Gespeichert in:
Hauptverfasser: | , , , |
---|---|
Format: | Tagungsbericht |
Sprache: | eng |
Schlagworte: | |
Online-Zugang: | Volltext bestellen |
Tags: |
Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
|
container_end_page | 783 |
---|---|
container_issue | |
container_start_page | 780 |
container_title | |
container_volume | |
creator | Dabiri, F. Amini, N. Rofouei, M. Sarrafzadeh, M. |
description | Power and energy consumption has emerged as the premier and most constraining aspect in modern computational systems. Dynamic voltage scheduling (DVS) has been provably one of the most effective techniques used to achieve low power specification. On the other hand, as the feature size of logic gates (and transistors) is becoming smaller and smaller, the effect of soft error rates caused by single event upsets (SEUs) becomes exponentially greater. Lowering supply voltage to save energy increases soft error rates caused by SEU for two reasons: I) lower voltage makes digital circuits more prone to soft errors and II) reduction in supply voltage, increases the duration of process which increases the chances of being hit by SEU. In this paper, we propose an optimal methodology for DVS on a task graph with consideration of soft error rate. We consider the effects of voltage on SEU and incorporate this dependency in our formulation to develop a new method for energy optimization under SEU constraints. We also propose a convex programming formulation that can be solved efficiently and optimally. We show the effectiveness of our optimal results by simulation on TGFF benchmarks. |
doi_str_mv | 10.1109/ISQED.2008.4479837 |
format | Conference Proceeding |
fullrecord | <record><control><sourceid>ieee_6IE</sourceid><recordid>TN_cdi_ieee_primary_4479837</recordid><sourceformat>XML</sourceformat><sourcesystem>PC</sourcesystem><ieee_id>4479837</ieee_id><sourcerecordid>4479837</sourcerecordid><originalsourceid>FETCH-LOGICAL-i90t-62596ac09e10029b12799bd1804503d27a09061fa8d1e14adc051f905175a8373</originalsourceid><addsrcrecordid>eNo9UNFKw0AQPNSCtfYH9CU_cHU3d5e7fSxt1EKh2BZfy6W3gZOkLUlA4tcbsDgPMzDDLswI8YQwQwR6We0-8uUsBXAzrS05ZW_EGEk7qVIyt2JK1oHNyChEa-7-M2dH4mE4s6QVKHUvpm37BQMUGdI0FqstV9EXsYpdL-ffvuFkc-liHX98F8-npDw3yfJzJ_OTLyoOyZZ9Jfex5iSvCw5hsHZ923HdPopR6auWp1ediP1rvl-8y_XmbbWYr2Uk6GSWGsr8EYgRIKUCU0tUBHSgDaiQWg8EGZbeBWTUPhzBYEkDWeOH2moinv_eRmY-XJpY-6Y_XEdRv7jWT50</addsrcrecordid><sourcetype>Publisher</sourcetype><iscdi>true</iscdi><recordtype>conference_proceeding</recordtype></control><display><type>conference_proceeding</type><title>Reliability-Aware Optimization for DVS-Enabled Real-Time Embedded Systems</title><source>IEEE Electronic Library (IEL) Conference Proceedings</source><creator>Dabiri, F. ; Amini, N. ; Rofouei, M. ; Sarrafzadeh, M.</creator><creatorcontrib>Dabiri, F. ; Amini, N. ; Rofouei, M. ; Sarrafzadeh, M.</creatorcontrib><description>Power and energy consumption has emerged as the premier and most constraining aspect in modern computational systems. Dynamic voltage scheduling (DVS) has been provably one of the most effective techniques used to achieve low power specification. On the other hand, as the feature size of logic gates (and transistors) is becoming smaller and smaller, the effect of soft error rates caused by single event upsets (SEUs) becomes exponentially greater. Lowering supply voltage to save energy increases soft error rates caused by SEU for two reasons: I) lower voltage makes digital circuits more prone to soft errors and II) reduction in supply voltage, increases the duration of process which increases the chances of being hit by SEU. In this paper, we propose an optimal methodology for DVS on a task graph with consideration of soft error rate. We consider the effects of voltage on SEU and incorporate this dependency in our formulation to develop a new method for energy optimization under SEU constraints. We also propose a convex programming formulation that can be solved efficiently and optimally. We show the effectiveness of our optimal results by simulation on TGFF benchmarks.</description><identifier>ISSN: 1948-3287</identifier><identifier>ISBN: 9780769531175</identifier><identifier>ISBN: 0769531172</identifier><identifier>EISSN: 1948-3295</identifier><identifier>DOI: 10.1109/ISQED.2008.4479837</identifier><identifier>LCCN: 2007943033</identifier><language>eng</language><publisher>IEEE</publisher><subject>Dynamic scheduling ; Embedded system ; Energy consumption ; Error analysis ; Logic gates ; Power system reliability ; Processor scheduling ; Real time systems ; Single event upset ; Voltage control</subject><ispartof>9th International Symposium on Quality Electronic Design (isqed 2008), 2008, p.780-783</ispartof><woscitedreferencessubscribed>false</woscitedreferencessubscribed></display><links><openurl>$$Topenurl_article</openurl><openurlfulltext>$$Topenurlfull_article</openurlfulltext><thumbnail>$$Tsyndetics_thumb_exl</thumbnail><linktohtml>$$Uhttps://ieeexplore.ieee.org/document/4479837$$EHTML$$P50$$Gieee$$H</linktohtml><link.rule.ids>309,310,776,780,785,786,2051,27905,54900</link.rule.ids><linktorsrc>$$Uhttps://ieeexplore.ieee.org/document/4479837$$EView_record_in_IEEE$$FView_record_in_$$GIEEE</linktorsrc></links><search><creatorcontrib>Dabiri, F.</creatorcontrib><creatorcontrib>Amini, N.</creatorcontrib><creatorcontrib>Rofouei, M.</creatorcontrib><creatorcontrib>Sarrafzadeh, M.</creatorcontrib><title>Reliability-Aware Optimization for DVS-Enabled Real-Time Embedded Systems</title><title>9th International Symposium on Quality Electronic Design (isqed 2008)</title><addtitle>ISQED</addtitle><description>Power and energy consumption has emerged as the premier and most constraining aspect in modern computational systems. Dynamic voltage scheduling (DVS) has been provably one of the most effective techniques used to achieve low power specification. On the other hand, as the feature size of logic gates (and transistors) is becoming smaller and smaller, the effect of soft error rates caused by single event upsets (SEUs) becomes exponentially greater. Lowering supply voltage to save energy increases soft error rates caused by SEU for two reasons: I) lower voltage makes digital circuits more prone to soft errors and II) reduction in supply voltage, increases the duration of process which increases the chances of being hit by SEU. In this paper, we propose an optimal methodology for DVS on a task graph with consideration of soft error rate. We consider the effects of voltage on SEU and incorporate this dependency in our formulation to develop a new method for energy optimization under SEU constraints. We also propose a convex programming formulation that can be solved efficiently and optimally. We show the effectiveness of our optimal results by simulation on TGFF benchmarks.</description><subject>Dynamic scheduling</subject><subject>Embedded system</subject><subject>Energy consumption</subject><subject>Error analysis</subject><subject>Logic gates</subject><subject>Power system reliability</subject><subject>Processor scheduling</subject><subject>Real time systems</subject><subject>Single event upset</subject><subject>Voltage control</subject><issn>1948-3287</issn><issn>1948-3295</issn><isbn>9780769531175</isbn><isbn>0769531172</isbn><fulltext>true</fulltext><rsrctype>conference_proceeding</rsrctype><creationdate>2008</creationdate><recordtype>conference_proceeding</recordtype><sourceid>6IE</sourceid><sourceid>RIE</sourceid><recordid>eNo9UNFKw0AQPNSCtfYH9CU_cHU3d5e7fSxt1EKh2BZfy6W3gZOkLUlA4tcbsDgPMzDDLswI8YQwQwR6We0-8uUsBXAzrS05ZW_EGEk7qVIyt2JK1oHNyChEa-7-M2dH4mE4s6QVKHUvpm37BQMUGdI0FqstV9EXsYpdL-ffvuFkc-liHX98F8-npDw3yfJzJ_OTLyoOyZZ9Jfex5iSvCw5hsHZ923HdPopR6auWp1ediP1rvl-8y_XmbbWYr2Uk6GSWGsr8EYgRIKUCU0tUBHSgDaiQWg8EGZbeBWTUPhzBYEkDWeOH2moinv_eRmY-XJpY-6Y_XEdRv7jWT50</recordid><startdate>200803</startdate><enddate>200803</enddate><creator>Dabiri, F.</creator><creator>Amini, N.</creator><creator>Rofouei, M.</creator><creator>Sarrafzadeh, M.</creator><general>IEEE</general><scope>6IE</scope><scope>6IL</scope><scope>CBEJK</scope><scope>RIE</scope><scope>RIL</scope></search><sort><creationdate>200803</creationdate><title>Reliability-Aware Optimization for DVS-Enabled Real-Time Embedded Systems</title><author>Dabiri, F. ; Amini, N. ; Rofouei, M. ; Sarrafzadeh, M.</author></sort><facets><frbrtype>5</frbrtype><frbrgroupid>cdi_FETCH-LOGICAL-i90t-62596ac09e10029b12799bd1804503d27a09061fa8d1e14adc051f905175a8373</frbrgroupid><rsrctype>conference_proceedings</rsrctype><prefilter>conference_proceedings</prefilter><language>eng</language><creationdate>2008</creationdate><topic>Dynamic scheduling</topic><topic>Embedded system</topic><topic>Energy consumption</topic><topic>Error analysis</topic><topic>Logic gates</topic><topic>Power system reliability</topic><topic>Processor scheduling</topic><topic>Real time systems</topic><topic>Single event upset</topic><topic>Voltage control</topic><toplevel>online_resources</toplevel><creatorcontrib>Dabiri, F.</creatorcontrib><creatorcontrib>Amini, N.</creatorcontrib><creatorcontrib>Rofouei, M.</creatorcontrib><creatorcontrib>Sarrafzadeh, M.</creatorcontrib><collection>IEEE Electronic Library (IEL) Conference Proceedings</collection><collection>IEEE Proceedings Order Plan All Online (POP All Online) 1998-present by volume</collection><collection>IEEE Xplore All Conference Proceedings</collection><collection>IEEE Electronic Library (IEL)</collection><collection>IEEE Proceedings Order Plans (POP All) 1998-Present</collection></facets><delivery><delcategory>Remote Search Resource</delcategory><fulltext>fulltext_linktorsrc</fulltext></delivery><addata><au>Dabiri, F.</au><au>Amini, N.</au><au>Rofouei, M.</au><au>Sarrafzadeh, M.</au><format>book</format><genre>proceeding</genre><ristype>CONF</ristype><atitle>Reliability-Aware Optimization for DVS-Enabled Real-Time Embedded Systems</atitle><btitle>9th International Symposium on Quality Electronic Design (isqed 2008)</btitle><stitle>ISQED</stitle><date>2008-03</date><risdate>2008</risdate><spage>780</spage><epage>783</epage><pages>780-783</pages><issn>1948-3287</issn><eissn>1948-3295</eissn><isbn>9780769531175</isbn><isbn>0769531172</isbn><abstract>Power and energy consumption has emerged as the premier and most constraining aspect in modern computational systems. Dynamic voltage scheduling (DVS) has been provably one of the most effective techniques used to achieve low power specification. On the other hand, as the feature size of logic gates (and transistors) is becoming smaller and smaller, the effect of soft error rates caused by single event upsets (SEUs) becomes exponentially greater. Lowering supply voltage to save energy increases soft error rates caused by SEU for two reasons: I) lower voltage makes digital circuits more prone to soft errors and II) reduction in supply voltage, increases the duration of process which increases the chances of being hit by SEU. In this paper, we propose an optimal methodology for DVS on a task graph with consideration of soft error rate. We consider the effects of voltage on SEU and incorporate this dependency in our formulation to develop a new method for energy optimization under SEU constraints. We also propose a convex programming formulation that can be solved efficiently and optimally. We show the effectiveness of our optimal results by simulation on TGFF benchmarks.</abstract><pub>IEEE</pub><doi>10.1109/ISQED.2008.4479837</doi><tpages>4</tpages></addata></record> |
fulltext | fulltext_linktorsrc |
identifier | ISSN: 1948-3287 |
ispartof | 9th International Symposium on Quality Electronic Design (isqed 2008), 2008, p.780-783 |
issn | 1948-3287 1948-3295 |
language | eng |
recordid | cdi_ieee_primary_4479837 |
source | IEEE Electronic Library (IEL) Conference Proceedings |
subjects | Dynamic scheduling Embedded system Energy consumption Error analysis Logic gates Power system reliability Processor scheduling Real time systems Single event upset Voltage control |
title | Reliability-Aware Optimization for DVS-Enabled Real-Time Embedded Systems |
url | https://sfx.bib-bvb.de/sfx_tum?ctx_ver=Z39.88-2004&ctx_enc=info:ofi/enc:UTF-8&ctx_tim=2025-01-21T09%3A41%3A46IST&url_ver=Z39.88-2004&url_ctx_fmt=infofi/fmt:kev:mtx:ctx&rfr_id=info:sid/primo.exlibrisgroup.com:primo3-Article-ieee_6IE&rft_val_fmt=info:ofi/fmt:kev:mtx:book&rft.genre=proceeding&rft.atitle=Reliability-Aware%20Optimization%20for%20DVS-Enabled%20Real-Time%20Embedded%20Systems&rft.btitle=9th%20International%20Symposium%20on%20Quality%20Electronic%20Design%20(isqed%202008)&rft.au=Dabiri,%20F.&rft.date=2008-03&rft.spage=780&rft.epage=783&rft.pages=780-783&rft.issn=1948-3287&rft.eissn=1948-3295&rft.isbn=9780769531175&rft.isbn_list=0769531172&rft_id=info:doi/10.1109/ISQED.2008.4479837&rft_dat=%3Cieee_6IE%3E4479837%3C/ieee_6IE%3E%3Curl%3E%3C/url%3E&disable_directlink=true&sfx.directlink=off&sfx.report_link=0&rft_id=info:oai/&rft_id=info:pmid/&rft_ieee_id=4479837&rfr_iscdi=true |