Exploiting Variable Cycle Transmission for Energy-Efficient On-Chip Interconnect Design

As on-chip interconnect in deep-submicron designs contribute to the system-wide power consumption, minimization of interconnect power consumption has become one of the important design issues in deep-submicron technologies. As transition activity mainly determines the interconnect power consumption,...

Ausführliche Beschreibung

Gespeichert in:
Bibliographische Detailangaben
Hauptverfasser: Venkata Kalyan, T., Mutyam, M., Vijaya Sankara Rao, P.
Format: Tagungsbericht
Sprache:eng
Schlagworte:
Online-Zugang:Volltext bestellen
Tags: Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
container_end_page 241
container_issue
container_start_page 235
container_title
container_volume
creator Venkata Kalyan, T.
Mutyam, M.
Vijaya Sankara Rao, P.
description As on-chip interconnect in deep-submicron designs contribute to the system-wide power consumption, minimization of interconnect power consumption has become one of the important design issues in deep-submicron technologies. As transition activity mainly determines the interconnect power consumption, several bus encoding techniques have been proposed to minimize the activity. Unlike the existing low-power or energy-efficient bus encoding techniques, in this paper, we propose a scheme which exploits both dynamic voltage scaling and variable cycle transmission mechanisms for minimizing on-chip interconnect energy consumption. We transmit data using variable cycle transmission method and, based on the delay savings achieved through variable cycle transmission method at regular intervals, scale the voltage and frequency to obtain significant energy savings. Using our technique for a 5 mm interconnect wire we achieved energy savings of 30% and 45% over the base case in the address bus and data bus, respectively. Our technique also reduces the energy-delay-product by 34% and 52% for address bus and data bus, respectively.
doi_str_mv 10.1109/VLSI.2008.15
format Conference Proceeding
fullrecord <record><control><sourceid>ieee_6IE</sourceid><recordid>TN_cdi_ieee_primary_4450508</recordid><sourceformat>XML</sourceformat><sourcesystem>PC</sourcesystem><ieee_id>4450508</ieee_id><sourcerecordid>4450508</sourcerecordid><originalsourceid>FETCH-LOGICAL-i175t-fb50b4649f97934e3deb1be7165a21b40ce5a324a8460ee9defd8562287eaad73</originalsourceid><addsrcrecordid>eNotj71OwzAYRS1-JNrCxsbiF3D5_B-PKASoVKkDpYyVk3wuRq1T2Rno21MJlnumc6RLyD2HOefgHjfL98VcAFRzri_IRMgKmHFCXpIpWOO0hEqqKzLhYCRzxtgbMi3lG86GBjshn83PcT_EMaYd3fgcfbtHWp-6866zT-UQS4lDomHItEmYdyfWhBC7iGmkq8Tqr3ikizRi7oaUsBvpM5a4S7fkOvh9wbt_zsjHS7Ou39hy9bqon5YscqtHFloNrTLKBWedVCh7bHmLlhvtBW8VdKi9FMpXygCi6zH0lTZCVBa9762ckYe_bkTE7THHg8-nrVIa9Pn5L3stUpU</addsrcrecordid><sourcetype>Publisher</sourcetype><iscdi>true</iscdi><recordtype>conference_proceeding</recordtype></control><display><type>conference_proceeding</type><title>Exploiting Variable Cycle Transmission for Energy-Efficient On-Chip Interconnect Design</title><source>IEEE Electronic Library (IEL) Conference Proceedings</source><creator>Venkata Kalyan, T. ; Mutyam, M. ; Vijaya Sankara Rao, P.</creator><creatorcontrib>Venkata Kalyan, T. ; Mutyam, M. ; Vijaya Sankara Rao, P.</creatorcontrib><description>As on-chip interconnect in deep-submicron designs contribute to the system-wide power consumption, minimization of interconnect power consumption has become one of the important design issues in deep-submicron technologies. As transition activity mainly determines the interconnect power consumption, several bus encoding techniques have been proposed to minimize the activity. Unlike the existing low-power or energy-efficient bus encoding techniques, in this paper, we propose a scheme which exploits both dynamic voltage scaling and variable cycle transmission mechanisms for minimizing on-chip interconnect energy consumption. We transmit data using variable cycle transmission method and, based on the delay savings achieved through variable cycle transmission method at regular intervals, scale the voltage and frequency to obtain significant energy savings. Using our technique for a 5 mm interconnect wire we achieved energy savings of 30% and 45% over the base case in the address bus and data bus, respectively. Our technique also reduces the energy-delay-product by 34% and 52% for address bus and data bus, respectively.</description><identifier>ISSN: 1063-9667</identifier><identifier>ISBN: 0769530834</identifier><identifier>ISBN: 9780769530833</identifier><identifier>EISSN: 2380-6923</identifier><identifier>DOI: 10.1109/VLSI.2008.15</identifier><language>eng</language><publisher>IEEE</publisher><subject>Clocks ; Delay ; Dynamic voltage scaling ; Encoding ; Energy consumption ; Energy efficiency ; Frequency ; Power system interconnection ; System-on-a-chip ; Voltage control</subject><ispartof>21st International Conference on VLSI Design (VLSID 2008), 2008, p.235-241</ispartof><woscitedreferencessubscribed>false</woscitedreferencessubscribed></display><links><openurl>$$Topenurl_article</openurl><openurlfulltext>$$Topenurlfull_article</openurlfulltext><thumbnail>$$Tsyndetics_thumb_exl</thumbnail><linktohtml>$$Uhttps://ieeexplore.ieee.org/document/4450508$$EHTML$$P50$$Gieee$$H</linktohtml><link.rule.ids>309,310,776,780,785,786,2051,27904,54898</link.rule.ids><linktorsrc>$$Uhttps://ieeexplore.ieee.org/document/4450508$$EView_record_in_IEEE$$FView_record_in_$$GIEEE</linktorsrc></links><search><creatorcontrib>Venkata Kalyan, T.</creatorcontrib><creatorcontrib>Mutyam, M.</creatorcontrib><creatorcontrib>Vijaya Sankara Rao, P.</creatorcontrib><title>Exploiting Variable Cycle Transmission for Energy-Efficient On-Chip Interconnect Design</title><title>21st International Conference on VLSI Design (VLSID 2008)</title><addtitle>VLSID</addtitle><description>As on-chip interconnect in deep-submicron designs contribute to the system-wide power consumption, minimization of interconnect power consumption has become one of the important design issues in deep-submicron technologies. As transition activity mainly determines the interconnect power consumption, several bus encoding techniques have been proposed to minimize the activity. Unlike the existing low-power or energy-efficient bus encoding techniques, in this paper, we propose a scheme which exploits both dynamic voltage scaling and variable cycle transmission mechanisms for minimizing on-chip interconnect energy consumption. We transmit data using variable cycle transmission method and, based on the delay savings achieved through variable cycle transmission method at regular intervals, scale the voltage and frequency to obtain significant energy savings. Using our technique for a 5 mm interconnect wire we achieved energy savings of 30% and 45% over the base case in the address bus and data bus, respectively. Our technique also reduces the energy-delay-product by 34% and 52% for address bus and data bus, respectively.</description><subject>Clocks</subject><subject>Delay</subject><subject>Dynamic voltage scaling</subject><subject>Encoding</subject><subject>Energy consumption</subject><subject>Energy efficiency</subject><subject>Frequency</subject><subject>Power system interconnection</subject><subject>System-on-a-chip</subject><subject>Voltage control</subject><issn>1063-9667</issn><issn>2380-6923</issn><isbn>0769530834</isbn><isbn>9780769530833</isbn><fulltext>true</fulltext><rsrctype>conference_proceeding</rsrctype><creationdate>2008</creationdate><recordtype>conference_proceeding</recordtype><sourceid>6IE</sourceid><sourceid>RIE</sourceid><recordid>eNotj71OwzAYRS1-JNrCxsbiF3D5_B-PKASoVKkDpYyVk3wuRq1T2Rno21MJlnumc6RLyD2HOefgHjfL98VcAFRzri_IRMgKmHFCXpIpWOO0hEqqKzLhYCRzxtgbMi3lG86GBjshn83PcT_EMaYd3fgcfbtHWp-6866zT-UQS4lDomHItEmYdyfWhBC7iGmkq8Tqr3ikizRi7oaUsBvpM5a4S7fkOvh9wbt_zsjHS7Ou39hy9bqon5YscqtHFloNrTLKBWedVCh7bHmLlhvtBW8VdKi9FMpXygCi6zH0lTZCVBa9762ckYe_bkTE7THHg8-nrVIa9Pn5L3stUpU</recordid><startdate>200801</startdate><enddate>200801</enddate><creator>Venkata Kalyan, T.</creator><creator>Mutyam, M.</creator><creator>Vijaya Sankara Rao, P.</creator><general>IEEE</general><scope>6IE</scope><scope>6IL</scope><scope>CBEJK</scope><scope>RIE</scope><scope>RIL</scope></search><sort><creationdate>200801</creationdate><title>Exploiting Variable Cycle Transmission for Energy-Efficient On-Chip Interconnect Design</title><author>Venkata Kalyan, T. ; Mutyam, M. ; Vijaya Sankara Rao, P.</author></sort><facets><frbrtype>5</frbrtype><frbrgroupid>cdi_FETCH-LOGICAL-i175t-fb50b4649f97934e3deb1be7165a21b40ce5a324a8460ee9defd8562287eaad73</frbrgroupid><rsrctype>conference_proceedings</rsrctype><prefilter>conference_proceedings</prefilter><language>eng</language><creationdate>2008</creationdate><topic>Clocks</topic><topic>Delay</topic><topic>Dynamic voltage scaling</topic><topic>Encoding</topic><topic>Energy consumption</topic><topic>Energy efficiency</topic><topic>Frequency</topic><topic>Power system interconnection</topic><topic>System-on-a-chip</topic><topic>Voltage control</topic><toplevel>online_resources</toplevel><creatorcontrib>Venkata Kalyan, T.</creatorcontrib><creatorcontrib>Mutyam, M.</creatorcontrib><creatorcontrib>Vijaya Sankara Rao, P.</creatorcontrib><collection>IEEE Electronic Library (IEL) Conference Proceedings</collection><collection>IEEE Proceedings Order Plan All Online (POP All Online) 1998-present by volume</collection><collection>IEEE Xplore All Conference Proceedings</collection><collection>IEEE</collection><collection>IEEE Proceedings Order Plans (POP All) 1998-Present</collection></facets><delivery><delcategory>Remote Search Resource</delcategory><fulltext>fulltext_linktorsrc</fulltext></delivery><addata><au>Venkata Kalyan, T.</au><au>Mutyam, M.</au><au>Vijaya Sankara Rao, P.</au><format>book</format><genre>proceeding</genre><ristype>CONF</ristype><atitle>Exploiting Variable Cycle Transmission for Energy-Efficient On-Chip Interconnect Design</atitle><btitle>21st International Conference on VLSI Design (VLSID 2008)</btitle><stitle>VLSID</stitle><date>2008-01</date><risdate>2008</risdate><spage>235</spage><epage>241</epage><pages>235-241</pages><issn>1063-9667</issn><eissn>2380-6923</eissn><isbn>0769530834</isbn><isbn>9780769530833</isbn><abstract>As on-chip interconnect in deep-submicron designs contribute to the system-wide power consumption, minimization of interconnect power consumption has become one of the important design issues in deep-submicron technologies. As transition activity mainly determines the interconnect power consumption, several bus encoding techniques have been proposed to minimize the activity. Unlike the existing low-power or energy-efficient bus encoding techniques, in this paper, we propose a scheme which exploits both dynamic voltage scaling and variable cycle transmission mechanisms for minimizing on-chip interconnect energy consumption. We transmit data using variable cycle transmission method and, based on the delay savings achieved through variable cycle transmission method at regular intervals, scale the voltage and frequency to obtain significant energy savings. Using our technique for a 5 mm interconnect wire we achieved energy savings of 30% and 45% over the base case in the address bus and data bus, respectively. Our technique also reduces the energy-delay-product by 34% and 52% for address bus and data bus, respectively.</abstract><pub>IEEE</pub><doi>10.1109/VLSI.2008.15</doi><tpages>7</tpages></addata></record>
fulltext fulltext_linktorsrc
identifier ISSN: 1063-9667
ispartof 21st International Conference on VLSI Design (VLSID 2008), 2008, p.235-241
issn 1063-9667
2380-6923
language eng
recordid cdi_ieee_primary_4450508
source IEEE Electronic Library (IEL) Conference Proceedings
subjects Clocks
Delay
Dynamic voltage scaling
Encoding
Energy consumption
Energy efficiency
Frequency
Power system interconnection
System-on-a-chip
Voltage control
title Exploiting Variable Cycle Transmission for Energy-Efficient On-Chip Interconnect Design
url https://sfx.bib-bvb.de/sfx_tum?ctx_ver=Z39.88-2004&ctx_enc=info:ofi/enc:UTF-8&ctx_tim=2025-01-24T20%3A12%3A53IST&url_ver=Z39.88-2004&url_ctx_fmt=infofi/fmt:kev:mtx:ctx&rfr_id=info:sid/primo.exlibrisgroup.com:primo3-Article-ieee_6IE&rft_val_fmt=info:ofi/fmt:kev:mtx:book&rft.genre=proceeding&rft.atitle=Exploiting%20Variable%20Cycle%20Transmission%20for%20Energy-Efficient%20On-Chip%20Interconnect%20Design&rft.btitle=21st%20International%20Conference%20on%20VLSI%20Design%20(VLSID%202008)&rft.au=Venkata%20Kalyan,%20T.&rft.date=2008-01&rft.spage=235&rft.epage=241&rft.pages=235-241&rft.issn=1063-9667&rft.eissn=2380-6923&rft.isbn=0769530834&rft.isbn_list=9780769530833&rft_id=info:doi/10.1109/VLSI.2008.15&rft_dat=%3Cieee_6IE%3E4450508%3C/ieee_6IE%3E%3Curl%3E%3C/url%3E&disable_directlink=true&sfx.directlink=off&sfx.report_link=0&rft_id=info:oai/&rft_id=info:pmid/&rft_ieee_id=4450508&rfr_iscdi=true